# CDC® CYBER 170 MODEL 815 AND 825 CENTRAL COMPUTER | | REVISION RECORD | | | | | | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | REVISION | DESCRIPTION | | | | | | | 01 | Preliminary manual released. | | | | | | | (09-81) | | | | | | | | 02 | Table I-4-3, CP Instruction Timing has been revised. CM configuration | | | | | | | (11-81) | descriptions have been revised. | | | | | | | A | Final manual released. | | | | | | | (02-82) | Table I-4-3, CP Instruction Timing has been revised. This edition | | | | | | | | obsoletes all previous editions. | | | | | | | В | Manual revised: includes ECO number PD 02851. FCC Radio Interference Warning | | | | | | | (07-82) | has been changed. Description of Read Free Running counter instruction (016jk) | | | | | | | | has been added to page I-4-4. The following pages have been changed: iii/iv, | | | | | | | | vii, I-3-3, I-4-4, I-4-5, I-4-18, I-4-20, I-4-21, I-5-25, II-1-1, and | | | | | | | | Comment Sheet. This edition obsoletes all previous editions. | | | | | | | С | | | | | | | | (12-82) | Manual revised; includes ECO PD02927, publications change only. Model 815 has been added. In addition to general references changed to accommodate model 815, the | | | | | | | | following pages have been changed: I-1-2, I-1-3, I-2-6, I-2-8, I-2-9, I-2-10, | | | | | | | | I-3-1. I-3-2. I-3-4. I-4-20. I-4-21. I.4.21. I.6.2. I.6.2. I.6.2. | | | | | | | | <u>I-3-1, I-3-2, I-3-4, I-4-20, I-4-21, I-4-31, I-5-6, I-5-26, I-5-29, I-5-30, I-5-31, I-5-33, I-5-34, I</u> | | | | | | | | I-5-33, I-5-34, I-5-35, and II-5-1. This edition obsoletes all previous editions. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | blication No.<br>60469350 | | | | | | | #### REVISION LETTERS I, O, Q AND X ARE NOT USED © 1981, 1982 by Control Data Corporation Printed in the United States of America $\begin{tabular}{ll} Address comments concerning this \\ manual to: \end{tabular}$ Control Data Canada Toronto Publications 1855 Minnesota Court MISSISSAUGA, Ontario L5N 1K7 or use Comment Sheet in the back of this manual. ## LIST OF EFFECTIVE PAGES New features, as well as changes, deletions, and additions to information in this manual, are indicated by bars in the margins or by a dot near the page number if the entire page is affected. A bar by the page number indicates pagination rather than content has changed. | PAGE | REV | PAGE | REV | PAGE | REV | PAGE | REV | PAGE | REV | |--------------------|-----|----------------|------------------|-----------------|-----|------|-----|------|-----| | | | | | | | | | | | | Cover | С | I-4-24 | A | II-3-1 | С | | | | | | <b>Fitle</b> | С | I-4-25 | A | II-3-2 | С | | | | | | l <b>i</b> | C | I-4-26 | A | II-3-3 | A | | | | | | ii | C | I-4-27 | A | Divider | A | | | | | | Lv | С | I-4-28 | A | II-4-1 | C | | | | | | <b>'</b> . | C | I-4-29 | A | II-4-2 | С | | | | | | <u>/1</u> | С | I-4-30 | A | II-4-3 | С | | | | | | <i>r</i> ii | C | I-4-31 | С | II-4-4 | A | | | | | | Lx | С | I-4-32 | A | Divider | A | | • | | | | Dividers | A | I-4-33 | A | II-5-1 | С | | | | | | [-1-1 | C | I-4-34 | A | II <b>-</b> 5-2 | С | | | | | | -1-2 | C | Divider | A | Divider | A | | | | | | I-1-3 | C | I-5-1 | A | A-1 | A | | | | | | [-1-4 | С | I-5-2 | A | Divider | A | | | | | | [ <b>-</b> 2-1 | C | I <i>-</i> 5-3 | A | Index-l | A | | | | | | -2-2 | A | I-5-4 | A | Index-2 | Ċ | | | | | | [-2-3 | A | I-5-5 | A | Index-3 | Ā | | | | | | :-2-4 | A | I-5-6 | С | Index-4 | A | | • | | | | [ <b>-2-</b> 5 | A | I-5-7 | A | Index-5 | A | * | | | | | <b>-2-6</b> | C | I-5-8 | A | Index-6 | A | | | | | | I-2-7 | A | I-5-9 | A | Index-7 | Ā | | | | | | :-2 <b>-8</b> | C | I-5-10 | A | Comment | •• | | | | | | [-2-9 | С | I-5-11 | A | Sheet | С | | | | | | -2-10 | C | I-5-12 | A | Back Cover | Ā | | | | | | -2-11 | С | I-5-13 | A | | ••• | | | | | | Divider | A | I-5-14 | C | | | | | | | | [-3-1 | С | I-5-15 | A | | | | | | | | [-3-2 | C | I-5-16 | A | | | | | | | | <b>I-3-3</b> | В | I-5-17 | A | | | | | | | | [-3-4 | С | I-5-18 | A | | | | | | | | I <b>-</b> 3-5 | À | I-5-19 | A | | | | | | | | Divider | A | I-5-20 | Ā | | | | | | | | I-4-1 | A | I-5-21 | A | | | | | | | | [-4-2 | A | I-5-22 | Ä | | | | | | | | I-4-3 | Ĉ | I-5-23 | Â | | | | | | | | -4-4 | Ā | I-5-24 | A | | | | | | | | L <del>-</del> 4-5 | В | I-5-25 | Â | | | | | | | | 1-4-6 | Ā | I-5-26 | Ċ | | | | | | | | I_4-7 | A | I-5-27 | Ā | | | | | | | | ī_4 <u>-</u> 8 | A | I-5-28 | Ä | | | | | | | | E-4-9 | A | I-5-29 | Ċ | | | | | | | | -4-10 | A | I-5-30 | Č | | | | | | | | I-4-11 | Ä | I-5-31 | Č | | | | | | | | -4-12 | Ä | I-5-32 | Ā | | | | | | | | -4-13 | Ä | I-5-33 | | | | | | | | | [-4-14 | A | I-5-34 | C | | | | | | | | [-4-15 | A | | C | | | | | | | | -4-15<br>[-4-16 | | I-5-35 | C<br>C<br>A | | | | | | | | L-4-16<br>L-4-17 | A | I-5-36 | | | | | | | | | 1-4-17<br>[-4-18 | A | Dividers | A<br>C<br>C<br>A | | | | • | | | | | В | II-1-1 | C | | | | | | | | [-4-19 | C | II-1-2 | C | | | | | | | | [-4-20 | C | Divider | A | | | | | | | | I-4-21 | C | II-2-1 | C | | | | | | | | [-4-22<br>[-4-23 | A | II-2-2 | c | | | | | | | | | A | Divider | A | | | | | | | 设备各类等 美国美国英国人 化二氯二氢 $(x_1,\dots,x_{2n-1},x_2,\dots,x_{2n-1},x_{2n-1})$ The state of s entre de la companya Esta de la companya 9.7 12. i e i wi Α. 2. 4 - 4 7. • . . . . ٠. • ; #### **PREFACE** This manual contains hardware reference information for the CDC $^{\odot}$ CYBER 170 Model 815 and 825 Computer Systems. Part I describes the functional, operational, and programming characteristics of the computer system hardware. Part II describes the differences between models 815 and 825 and the other members of the CYBER 170 series. Current users of CYBER 170 computer systems should read this part first for a summary of differences. The comparison is based on the model 730. Refer to the appropriate CYBER 170 series hardware reference manual for differences between the model 730 and other CYBER 170 computer systems. Additional system hardware information is available in the publications listed in the system publication index on the following page. This manual is for use by customer, marketing, training, programming, and Engineering Services personnel who operate, program, and maintain the computer systems. Other manuals that are applicable to the CYBER 170 computer systems but not listed in the following index are: | Control Data Publication | Publicatio<br>Number | | | |---------------------------------|----------------------|--|--| | NOS Operator's Guide | 60457700 | | | | NOS System Programmer's Instant | 60457790 | | | Publication ordering information and latest revision levels are available from the Literature Distribution Services catalog, publication number 90 310500. #### WARNING This equipment generates, uses and can radiate radio frequency energy and if not installed and used in accordance with the instructions manual, may cause interference to radio communications. As temporarily permitted by regulation, it has not been tested for compliance with the limits for Class A computing devices pursuant to Subpart J of Part 15 of the FCC Rules which are designed to provide reasonable protection against such interference. Operation of this equipment in a residential area is likely to cause interference in which case the user at his own expense will be required to take whatever measures may be required to correct the interference. ## SYSTEM PUBLICATION INDEX ## **CONTENTS** ## PART I | 1. SYSTEM DESCRIPTION | I-1-1 | Operating Procedures<br>Control Checks | I-3-3<br>I-3-3 | |-------------------------------------|------------------|----------------------------------------|------------------| | Introduction | I-1-1 | Deadstart Sequences | I-3-3 | | Physical Characteristics | I-1-1 | IOU Reconfiguration | I-3-3 | | Functional Characteristics | I-1-2 | 100 Mecour Igniacion | 1-3-4 | | Central Processor | I-1-2 | | | | Central Memory | I-1-2 | | | | Input-Output Unit | I-1-2 | 4. INSTRUCTION DESCRIPTIONS | I-4-1 | | Major System Component Descriptions | I-1-3 | Instruction beschillions | 1-4-1 | | Central Processor | I-1-3 | CP Instructions | 1-4-1 | | Control Section | I-1-3 | CP Instruction Formats | I-4-1 | | Registers | I-1-3 | CP Operating Modes | I-4-2 | | Execution Section | I-1-3 | CP Instruction Descriptions | I-4-2 | | Addressing Section | I-1-3 | Instruction Execution Timing | I-4-19 | | <u> </u> | I-1-3 | PP Instructions | I-4-23 | | Central Memory | I-1-3<br>I-1-4 | PP Instructions PP Instruction Formats | | | Input-Output Unit | | | I-4-2 | | Display Station | I-1-4 | PP Data Format | I-4-23<br>I-4-23 | | | | PP Relocation Register Format | | | | | PP Instruction Descriptions | I-4-23 | | O THE STATE OF THE STATE OF TAKE | T 0 1 | Instruction Execution Timing | I-4-32 | | 2. FUNCTIONAL DESCRIPTIONS | I-2-1 | | | | Central Processor | I-2-1 | 5 DECEDIMENT THEORY | | | Control Section | I-2-1 | 5. PROGRAMMING INFORMATION | I <b>-</b> 5-1 | | Instruction Lookahead | I-2-1 | OD Dura was walken | | | Maintenance Access Control | I-2-1 | CP Programming | I-5-1 | | Instruction Control Sequences | I-2-1 | CYBER 170 Exchange Jump | I-5-1 | | Registers | I-2-4 | Executive State | I-5-2 | | Operating Registers | I-2-4 | Floating-Point Arithmetic | I-5-2 | | Support Registers | I-2-4 | Format | I <b>-</b> 5-2 | | Execution Section | I-2-5 | Packing | I-5-2 | | Addressing Section | I-2-5 | Overflow | I <b>-</b> 5-3 | | Central Memory | I-2-5 | Underflow | I-5-3 | | CM Ports and Priorities | I-2-6 | Indefinite | I-5-3 | | Address Format | I-2-6 | Nonstandard Operands | I-5-4 | | CM Access and Cycle Times | I-2-6 | Normalized Numbers | I-5-4 | | SECOED | I-2-6 | Rounding | I-5-4 | | Unified Extended Memory | I-2-6 | Double-Precision Results | I <b>-</b> 5-4 | | CM Bounds Register | I-2-8 | Fixed-Point Arithmetic | I-5-4 | | Central Memory Reconfiguration | I-2-8 | Integer Arithmetic | I <b>-</b> 56 | | Input/Output Unit | I-2-8 | Compare/Move Arithmetic | I-5-6 | | Peripheral Processor | I <b>-</b> 2-8 | Error Response | I <b>-</b> 5-6 | | Deadstart | I-2 <b>-</b> 8 | Illegal Instructions | I-5-6 | | Barrel and Slot | I <b>-2-</b> 8 | Hardware Errors | I <b>-</b> 5-7 | | PP Registers | I-2-9 | Conditional Software Errors | I-5-7 | | PP Numbering | I-2-9 | CM Programming | I-5-7 | | PP Memory | I-2-9 | Direct Read/Write Instructions (014, | | | I/O Channels | I-2-11 | 015, 660, 670) | I-5-7 | | Real-Time Clock | I-2-11 | Block Copy Instructions (011, 012) | I-5-7 | | Two-Port Multiplexer | I-2-11 | PP Programming | I-5-13 | | Maintenance Channel | I-2-11 | Central Memory Addressing by PPs | I-5-13 | | Central Memory Access | I-2-11 | PP Memory Addressing by PPs | I-5-13 | | Time-of-Day/Date Clock | I-2-11 | Direct 6-Bit Operand | I-5-13 | | Telephone Dial-Out Equipment | I-2-11 | Direct 18-Bit Operand | I-5-13 | | • • | | Direct 6-Bit Address | I-5-13 | | | | Direct 12-Bit Address | I-5-13 | | 3. OPERATING INSTRUCTIONS | I-3-1 | Indexed 12-Bit Address | I-5-13 | | | - <del>-</del> - | Indirect 6-Bit Address | I-5-13 | | Controls and Indicators | I-3-1 | Read/Write Instructions | I-5-13 | | Deadstart Panel Controls/Indicators | I-3-1 | PP Central Memory Read | | | Central Memory Controls | I-3-2 | Instructions (60, 61) | I-5-13 | | IOU Maintenance Panel | Ī-3-3 | PP Central Memory Write | | | Power_On and Power_Off Procedures | T = 3 = 3 | Instructions (62, 63) | T_5_13 | 60469350 C | Input/Output Channel Communications | I-5-14 | Write Calendar Clock (1X05) | I-5-23 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Inter-PP Communications | I-5-14 | Write Auto Dial-Out Data (1X06) | I-5-23 | | | | | | | PP Program Timing Considerations | I-5-14 | Read Auto Dial-Out Status (1X07) | I-5-23 | | Channel Operation | I-5-15 | Abandon Call (1X10) | I-5-23 | | Channel Control Flags | I-5-15 | Read Status Summary (00XX) | I-5-23 | | Channel Active/Inactive Flag | | | | | | I-5-15 | PP Read Terminal Data (OlXX) | I-5-23 | | Register Full/Empty Flag . | I-5-15 | PP Write Output Buffer (02XX) | I-5-24 | | Channel (Marker) Flag Instructions | | | I-J-L-1 | | | | Set Operation Mode to the Terminal | | | (641, 651) | I-5-15 | (03XX) | I-5-24 | | Error Flag Instructions (661, 671) | I-5-15 | Set/Clear Data Terminal Ready (04XX) | T_5_2A | | Channel Transfer Timing | I-5-15 | Set/Clear Request to Send (05XX) | | | | | | I-5-24 | | Input/Output Transfers | I-5-17 | Master Clear (07XX) | I-5-24 | | Data Input Sequence | I-5-17 | Device Initiated Functions | I-5-24 | | Data Output Sequence | I-5-17 | Programming Considerations | I-5-25 | | | | • | | | Display Station Programming | I-5-20 | Output Data | I-5 <b>-</b> 25 | | Keyboard | I-5-20 | Input Data | I-5-25 | | Data Display | I-5-20 | | | | • • | - | Maintenance Channel Programming | I-5 <del>-</del> 25 | | Character Mode | I <b>-</b> 5-20 | Maintenance Channel | I-5-25 | | Dot Mode | I-5-20 | MCH Function Words | I-5-26 | | | - | | - | | Codes | I-5-21 | MCH Control Words | I <b>-</b> 5-26 | | Programming Example | I-5-21 | MCH Programming for Halt/Start | | | Programming Timing Considerations | I-5-21 | (Opcode 0/1) | I-5-26 | | | | | 1-5-20 | | Real-Time Clock Programming | I <b>-5-</b> 22 | MCH Programming for Read/Write | | | Two-Port Multiplexer Programming | I <b>-</b> 5-22 | (Opcode 4/5) | I-5-26 | | Two-Port Multiplexer Operation | I-5-22 | MCH Programming for Master Clear/ | | | | _ • | | | | Terminal Select (7XXX) | I <b>-</b> 5-22 | Clear Errors (Opcode 6/7) | I-5-28 | | Terminal Deselect (6XXX) | I-5-22 | MCH Programming for Read IOU | | | Read Calendar Clock (1X04) | - | | | | mead Calendar Clock (1804) | I <b>-</b> 5-22 | Status Summary (Opcode C, IOU only) | I <b>-</b> 5-28 | | | | | | | | | | | | • | | | | | | PART | | | | | FARI | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | | 1. ARCHITECTURAL DIFFERENCES | II-1-1 | II. THOMBUCATON / DD CODAMATNO DE DEDENDO | 1. 1 | | 1. MACHITECTURAL DIFFERENCES | TT =T=T | 4. INSTRUCTION/PROGRAMMING DIFFERENCES | II-4-1 | | | | | | | Hardware | II-1-1 | CP Operating Modes | II-4-1 | | To be a second | | | | | | | | | | Introduction | II-1-1 | CP Instructions | II-4-1 | | Introduction<br>Central Processor | II-I-I<br>II-1-1 | | 11-4-1 | | Central Processor | II-1-1 | Unified Extended Memory Instructions | | | Central Processor<br>Central Memory | II-1-1<br>II-1-1 | Unified Extended Memory Instructions (011, 012, 014, 015) | II-4-1 | | Central Processor<br>Central Memory<br>Input/Output Unit | II-1-1<br>II-1-1<br>II-1-1 | Unified Extended Memory Instructions<br>(011, 012, 014, 015)<br>Block Copy Instructions (011, 012) | | | Central Processor<br>Central Memory<br>Input/Output Unit<br>Extended Memory | II-1-1<br>II-1-1 | Unified Extended Memory Instructions (011, 012, 014, 015) | II-4-1 | | Central Processor<br>Central Memory<br>Input/Output Unit<br>Extended Memory | II-1-1<br>II-1-1<br>II-1-1 | Unified Extended Memory Instructions<br>(011, 012, 014, 015)<br>Block Copy Instructions (011, 012)<br>Direct Read/Write UEM Instructions | II-4-1<br>II-4-1 | | Central Processor<br>Central Memory<br>Input/Output Unit<br>Extended Memory<br>Maintenance Registers and Maintenance | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2 | Unified Extended Memory Instructions<br>(011, 012, 014, 015)<br>Block Copy Instructions (011, 012)<br>Direct Read/Write UEM Instructions<br>(014, 015) | II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, | II-4-1<br>II-4-1 | | Central Processor<br>Central Memory<br>Input/Output Unit<br>Extended Memory<br>Maintenance Registers and Maintenance | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2 | Unified Extended Memory Instructions<br>(011, 012, 014, 015)<br>Block Copy Instructions (011, 012)<br>Direct Read/Write UEM Instructions<br>(014, 015) | II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) | II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) | II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State | II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-1<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-1 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PPS and I/O Channels | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-3-1<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map | II-4-1 II-4-1 II-4-1 II-4-1 II-4-2 II-4-2 II-4-2 II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPs and I/O Channels Maintenance Registers | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map | II-4-1 II-4-1 II-4-1 II-4-1 II-4-2 II-4-2 II-4-2 II-4-3 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPs and I/O Channels Maintenance Registers | II-1-1<br>II-1-1<br>II-1-1<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-4<br>II-4-4 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment CM Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-2<br>II-3-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map 5. ERROR HANDLING Overview Hardware Errors | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment CM Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map 5. ERROR HANDLING Overview Hardware Errors Software Errors | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment CM Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map 5. ERROR HANDLING Overview Hardware Errors | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment CM Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map 5. ERROR HANDLING Overview Hardware Errors Software Errors RAC | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | | Central Processor Central Memory Input/Output Unit Extended Memory Maintenance Registers and Maintenance Channel Software 2. OPERATIONAL DIFFERENCES Introduction Deadstart Display Memory Reconfiguration 3. SYSTEM INITIALIZATION Overview CTI Operations CTI Handoff State Central Processor Central Memory PP Memory PP Memory PPS and I/O Channels Maintenance Registers CP Environment CM Environment | II-1-1<br>II-1-1<br>II-1-1<br>III-1-2<br>II-1-2<br>II-1-2<br>II-2-1<br>II-2-1<br>II-2-1<br>II-2-1<br>II-3-1<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2<br>II-3-2 | Unified Extended Memory Instructions (011, 012, 014, 015) Block Copy Instructions (011, 012) Direct Read/Write UEM Instructions (014, 015) Compare/Move Instructions (464, 465, 466, 467) Direct Read/Write CM Instructions (660, 670) Instruction Lookahead PP Instructions Load/Store R Register Instructions (24, 25) Pass Instruction (27) Channel Flag Instructions (641, 651, 661, 671) Set and Clear Channel Flag (641, 651) Clear Channel Error Flag and Jump (661, 671) PP Communications Central Memory Memory Addressing Addressing by PPs Memory Map 5. ERROR HANDLING Overview Hardware Errors Software Errors | II-4-1<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-2<br>II-4-2<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-3<br>II-4-1<br>II-4-1<br>II-4-1<br>II-4-1 | ## **APPENDIX** A. GLOSSARY A-1 ## **INDEX** ## **FIGURES** | I-1-1 | Computer System Components | I-1-1 | I <b>-</b> 5-5 | Format of Exit Condition Register | | |-------|-----------------------------------|----------------|----------------|-----------------------------------|-------| | I-1-2 | Chassis Configuration | | | at (RAC) | I-5-7 | | | (Top Cutaway View) | I-1-2 | I-5-6 | Memory Map | I-5-1 | | I-1-3 | Computer System Block Diagram | I-1-4 | I-5-7 | Channel Transfer Timing | I-5-1 | | | | | I-5-8 | Data Input Sequence Timing | I-5-1 | | I-2-1 | Address Format | I-2-6 | I-5-9 | Data Output Sequence Timing | I-5-1 | | I-2-2 | Unified Extended Memory | I <b>-</b> 2-8 | I-5-10 | Display Station Output Function | | | I-2-3 | Formation of Absolute CM Address | I-2-9 | | Code | I-5-2 | | I-2-4 | Barrel and Slot | I-2-10 | I-5-11 | Coordinate Data Word | I-5-2 | | | | | I-5-12 | Character Data Word | I-5-2 | | I-3-1 | Initial Deadstart Display | I-3-1 | I-5-13 | Receive and Display Program | | | I-3-2 | CM Configuration Switches | I-3-2 | | Flowchart | I-5-2 | | I-4-1 | CP Instruction Parcel Arrangement | I-4-1 | II-2-1 | Deadstart Display | II-2- | | I-4-2 | PP Instruction Formats | I-4-23 | II-3-1 | Central Memory Format | II-3- | | I-4-3 | PP Data Format | I-4-23 | II-4-1 | R Register Formation | II-4- | | I-4-4 | PP Relocation (R) Register Format | I-4-23 | II-4-2 | Absolute Address Formation | II-4- | | | | _ | II-4-3 | CM/UEM Memory Map | II-4- | | I-5-1 | CYBER 170 Exchange Package | I-5-1 | _ | • • | | | I-5-2 | Floating Format | I <b>-</b> 5-2 | | | | | I-5-3 | Floating Add Result Format | I-5-4 | | | | | I-5-4 | Multiply Result Format | I-5-4 | | | | ## **TABLES** | [-2-1 | Port Priority | I-2-6 | I-5-4 | Xj Multiplied by Xk (40, 41, 42 | | |----------------|-------------------------------------|----------------|--------|-------------------------------------|----------------| | [-2-2 | SECDED Syndrome Code/Corrected Bits | I-2-7 | | Instructions) | I-5-5 | | | • | | I-5-5 | Xj Divided by Xk (44, 45 | | | [-3-1 | Deadstart Display | I-3-1 | | Instructions) | I-5-5 | | 1-3-2 | Central Memory Reconfiguration | I-3-2 | I-5-6 | Contents of Exit Condition at (RAC) | I-5-7 | | 1-3-3 | PP and Barrel Reconfiguration, RP=0 | I-3-5 | I-5-7 | Error Exits, CYBER 170 Monitor | | | I-3-4 | PP and Barrel Reconfiguration, RP=3 | I-3-5 | | Mode (MF=1) | I-5-8 | | - • | , | • - | I-5-8 | Error Exits, CYBER 170 Job Mode | - <del>-</del> | | I-4-1 | Central Processor Instruction | | | (MF =0) | I-5-10 | | | Designators | I-4-2 | I-5-9 | Keyboard Character Codes | I-5-20 | | I-4-2 | Collate Table | I-4-16 | I-5-10 | Display Character Codes | I-5-20 | | I-4-3 | CP Instruction Timing | I-4-20 | I-5-11 | MCH Function Word Bit Assignments | I-5-27 | | I -4-4 | PP Nomenclature | I-4-23 | - | IOU Internal Address Assignments | I-5-28 | | I-4-5 | PP Instruction Timing | I-4-33 | I-5-13 | _ | 1-5-28 | | | | | | CP Internal Address Assignments | I-5-29 | | I <b>-</b> 5-1 | Bits 58 and 59 Configurations | I-5-2 | | IOU Register Bit Assignments | I-5-29 | | I-5-2 | Xj Plus Xk (30, 32, 34 | - , - | I-5-16 | • | I-5-33 | | 1-7-2 | Instructions) | I-5-5 | | CP Register Bit Assignments | I-5-35 | | | • | T-0-0 | 1-2-11 | Ct westscer pic wasisuments | 1-0-30 | | I <i>-</i> 5-3 | XJ Minus Xk (31, 33, 35 | T | | | | | | Instructions) | I <b>-</b> 5-5 | | | | 60469350 C ix ## # The state of | Ĭ | A A A A COMPANY OF THE STATE | | in the second se | · | | • | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------|---| | | | | | | A SAME OF SAME | | | | | | Form | | | | | | turing a mountain out of the second | | | | • • • • • • • • • • • • • • • • • • • | | | | | 2<br> | ). | | | | | | | | | * . * | | | | | A CARLON AND AND AND AND AND AND AND AND AND AN | | | | * - * - * - * - * - * - * - * - * - * - | | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----------------------------------------|----| | э<br>Э | um konformações de partir de la composição de la composição de la composição de la composição de la composição<br>La composição de la composição de la composição de la composição de la composição de la composição de la compo<br>La composição de la composição de la composição de la composição de la composição de la composição de la compo | v. | 5.0 | 1.0 | | | | | and the second section of the provided section is the second section of the secti | +1<br>+ .<br>+ . | | | | | | 14.5<br>14.5<br>14.5 | | | | | en en en en | | | •<br>• . | e titulita (h. 1905).<br>Espetitiba (h. 1905). Espetitiba (h. 1905).<br>Espetitiba (h. 1905). Espetitiba (h. 1905). | | 1 8 | | • | 4. | #### SYSTEM DESCRIPTION This section introduces the CYBER 170 Model 815 and 825 Computer Systems, gives physical and functional characteristics, and provides descriptions of major system components: #### INTRODUCTION The CDC CYBER 170 Model 815 and 825 (figure I-1-1) are medium scale, high-speed computer systems for both business and scientific applications. The systems include the following components: - Central processor (CP) - Central memory (CM) - Input/output unit (IOU) - Display station #### PHYSICAL CHARACTERISTICS The mainframe configuration (figure I-1-2) includes a display station and a single cabinet for the CP, CM, and IOU. The cabinet contains a logic chassis with plug-in circuit boards. It also contains fans to cool the logic chassis, an ac/dc control section with voltage margin testing facilities, and dc power supplies. Figure I-1-1. Computer System Components Figure I-1-2. Chassis Configuration (Top Cutaway View) #### **FUNCTIONAL CHARACTERISTICS** The computers use emitter-coupled logic (ECL) to achieve high computation speeds. Design architecture is also oriented towards this objective. The CP design is based on the assumption that instructions are, in most cases, accessed from successive memory locations. Accordingly, the CP prefetches instructions expected to be used next while the current instruction is being processed. The semiconductor central memory is divided into four independent banks. These banks may all be simultaneously in the process of completing read/write requests which are queued and distributed at ECL speeds. System input/output speeds are determined by the capabilities of existing external devices. #### **CENTRAL PROCESSOR** - 60-bit internal word - Eight 60-bit operand (X) registers - Eight 18-bit address (A) registers - Eight 18-bit index (B) registers - Two registers that isolate the central memory space of each user (RAC, FLC) - Two registers that isolate the unified extended memory space of each user (RAE, FLE) - Register exchanging instructions (exchange jumps) for interrupting programs - Floating-point arithmetic (11-bit exponent, 48/96-bit coefficient) - Integer arithmetic (60/18-bit operands) - Character string compare/move facilities (6-bit characters) - Packed instructions (15/30/60-bit instructions in 60-bit words) - Synchronous internal logic - 50-nanosecond clock period - Instruction lookahead - Microcode control - Parity checking of all major data and address paths - Maintenance channel to IOU #### **CENTRAL MEMORY** - 72-bit data word (60 data bits, 8 SECDED bits, and 4 unused bits) - 262K words of refresh-type semiconductor memory, options available to 1048K words - Organized into independent banks as follows: 262K memories into two banks, other memories into four banks - Two memory ports - Bounds register to limit write access from specified ports - 50-nanosecond clock period - Maximum data transfer rate of one word every 100 nanoseconds - Read, Write, and Partial Write Cycles as follows: | | <u>Model 815</u> | Model 825 | |--------------------------|------------------|-----------| | Read access time | 1250 ns | 450 ns | | Read/Write cycle time | 1200 ns | 400 ns | | Partial write cycle time | 1600 ns | 800 ns | - Read and write data queuing capability - Single-error correction double-error detection (SECDED) on stored data - Parity checking of all major data, address and control paths - Unified extended memory (UEM) #### INPUT/OUTPUT UNIT - Ten peripheral processors (PPs), 15-PP/20-PP options available. Each PP has 4K independent memory (PPM) of 16-bit words with the upper 4 bits zero. - Port to central memory - Bounds register to limit writes to central memory - Twelve 12-bit CYBER 170 channels to external devices, 24-channel option available - Real-time clock (channel 14g) - Display controller (CYBER 170 channel 10g) - Two-port multiplexer (channel 15g) - Parity checking on all major data and address paths - 500 nanosecond major cycle and 50 nanosecond minor cycle - Time-of-day/date clock (channel 15g) - Telephone dial-out equipment (channel 15g) #### MAJOR SYSTEM COMPONENT DESCRIPTIONS The following are the major system components: - Central processor (CP) - Central memory (CM) - Input/output unit (IOU) - Display station #### **CENTRAL PROCESSOR** The CP hardware (figure I-1-3) consists of the following: - Control section - Registers - Execution section - Addressing section The CP is isolated from the input/output unit and is thus able to carry on computation or character manipulation unencumbered by I/O requirements. #### **Control Section** The control section directs the arithmetic and manipulative functions for instruction execution. The control section prefetches instruction words from memory and disassembles them into instructions. #### Registers Operating registers reduce storage accesses for operands used during the execution of an instruction. These registers are: - Eight 60-bit X registers (X0 through X7) which hold operands used for computation. - Eight 18-bit A registers (A0 through A7) which use A0 primarily for indexing and A1 through A7 for CM operand addressing. - Eight 18-bit B registers (BO through B7) which are primarily indexing registers to control program execution. The BO register always contains all zeros. Eight support registers support the operating registers during program execution. These registers are: - Program address (P) register, 18 bits. - Reference address for CM (RAC) register, 21 bits. - Field length for CM (FLC) register, 21 bits. - Exit mode (EM) register, 6 bits. - Flag register, 6 bits - Reference address for UEM (RAE) register, 21 bits. - Field length for UEM (FLE) register, 24 bits. - Monitor address (MA) register, 18 bits. The registers store data and control information, present operands to the execution section, and store results. #### **Execution Section** The execution section combines the operands to achieve the result. #### Addressing Section The addressing section checks memory addresses against the bounds registers to ensure isolation of user memory space #### **CENTRAL MEMORY** The CM (figure I-1-3) consists of the following: - Either two or four memory banks - Two memory ports - Distributor The CM is a refresh type metal oxide semiconductor (MOS) memory, which is organized into four independent banks. Memory read/write requests are stored and distributed at ECL speeds, after which each bank completes the requests presented to it at MOS speeds. - AVAILABLE WITH 10,15 OR 20 PERIPHERAL PROCESSORS - (2) AVAILABLE WITH 12 OR 24 I/O CHANNELS - 3 RESERVED FOR FUTURE USE Figure I-1-3. Computer System Block Diagram #### INPUT/OUTPUT UNIT The IOU (figure I-1-3) consists of the following: - Ten logically independent peripheral processors (PP). Options are available to increase total to 15 or 20 PPs. - Internal interface to 12 I/O channels. An additional 12 channels are available. - External interfaces to I/O channels - 11 or 23 CYBER 170 channel interfaces - Display controller interface (CYBER 170 channel 10g) - Real-time clock interface (channel 148) - Two-port multiplexer interface (channel 158) - Maintenance channel interface (channel 178) - Interface to central memory - Bounds register to limit writes to CM. The PPs are organized in groups of ten, called barrels. The PPs in a barrel time-share common hardware. Each PP has its own independent memory, and communicates with all I/O channels and with central memory. #### **DISPLAY STATION** The display station provides a visual, alphanumeric readout for the computer. The receipt of symbol and position information from the computer enables displaying program information on cathode-ray tube (CRT). The station also contains an alphanumeric keyboard which enables an operator to send data to the computer. The keyboard and CRT combination permits the computer operator to modify computer programs and view the result on the screen. The computer outputs two alternate, nonrelated data streams. The display station keyboard has a switch which enables the operator to select either of the data streams or to select both presentation on the CRT. (Except programming information in section 5, refer to the Display Station manual for further display station information.) This section provides functional descriptions of the CP, CM, and IOU parts shown in the block diagram in section 1 in this part. These parts consist of: - Central processor (CP) - Central Memory (CM) - Input/output unit (IOU) Functional description for the system display station is in the Display Station Reference Manual. #### **CENTRAL PROCESSOR** The CP consists of the control section, registers, the execution section, and the addressing section. #### **CONTROL SECTION** The control section keeps the instruction lookahead buffer registers filled with instruction words. This prefetch consists of two words for the regular program sequence. A program address source supplies the memory address for the regular program sequence. Instruction buffer and program address buffers hold instructions and their addresses during execution. #### Instruction Lookahead The read next instruction (RNI) hardware prefetches instruction words to make the next instruction immediately available when the execution of the previous instruction is complete. To accomplish this, RNI reads instructions from CM into a two-word, first-in, first-out stack. #### **Maintenance Access Control** The maintenance access control performs initialization and maintenance operations in the CP, ${\sf CM}$ and ${\sf IOU}$ . #### **Instruction Control Sequences** The instruction control section performs instruction translation and control sequences. Each control sequence obtains the necessary instruction operands from the operating registers and provides the control signals for execution. Instructions read from CM are 60-bit instruction words that are in four 15-bit groups, two 30-bit groups, or a combination of 15-bit and 30-bit groups. The 15-bit groups are termed parcels with the first parcel (parcel 0) being the highest-order 15 bits of the 60-bit CM word. Second, third, and fourth parcels (parcels 1, 2, and 3) follow in order. The 30-bit groups contain two 15-bit parcels. The instruction control sequences control the execution of one or more instructions of a common type. These sequences and associated instructions are briefly described in this section. (For further information, refer to CP Instruction Descriptions in section 4 in this part.) #### Boolean Sequence The Boolean sequence controls instructions that require bit-by-bit data manipulation. This includes both the logical and transmissive operations. The instructions requiring logical operations are: | 11 | Logical | product | (Xj) and | (Xk) | BXi Xj*Xk | |----|---------|---------|----------|------|-----------| | | to Xi | | | | | | 12 | Logical | sum of | (Xj) | and | (Xk) | BXi | Xj+Xk | |----|---------|--------|------|-----|------|-----|-------| | | to Xi | | | | | | | The instructions requiring transmissive operations are: | 10 | Transmit | (XJ) | to Xi | BXi | Хj | |----|----------|------|-------|-----|----| | | | | | | | ## 14 Transmit complement of BXi - Xk (Xk) to Xi #### Shift Sequence The shift sequence controls instructions that require shifting the 60-bit field of data within the operand word. The shift instructions are: | 20 | Left shift (Xi) by jk | LXi | jk | | |----|----------------------------------------------|-----|----|----| | 21 | Right shift (Xi) by jk | AXi | jk | | | 22 | Left shift (Xk) nominally (Bj) places to Xi | LX1 | Вј | Xk | | 23 | Right shift (Xk) nominally (Bj) places to Xi | AXi | Вј | Χk | | 43 | Form mask of jk bits to Xi | MXi | jk | | The shift sequence also controls the pack and unpack instructions. In the packed floating format, the coefficient is contained in the lower 48 bits. The sign and biased exponents are contained in the upper 12 bits. The unpack instruction obtains the packed word from the Xk register, delivers the coefficient to the Xi register, and delivers the exponent to the Bj register. The unpack and pack instructions are: | 26 | Unpack | (Xk) | to | Χi | and | Вj | UXi | Вj | Χk | |----|--------|------|----|----|-----|----|-----|----|----| |----|--------|------|----|----|-----|----|-----|----|----| The shift sequence also controls the normalize operations. The coefficient portion of the operand is repositioned, and the exponent is adjusted so that the most significant bit of the coefficient is in the highest-order bit position of the coefficient, and the exponent is decreased by the number of bit positions shifted. The normalize instructions are: | 24 Normalize (Xk) to Xi and Bj NXi B | j X | В | NXi | B.i | nd | i | to | (Xk) | Normalize | 24 | |--------------------------------------|-----|---|-----|-----|----|---|----|------|-----------|----| |--------------------------------------|-----|---|-----|-----|----|---|----|------|-----------|----| 25 Round normalize (Xk) to Xi ZXi Bj Xk and Bj #### Floating-Add Sequence The floating-add sequence controls the operations necessary to form the 48-bit floating sum with a 12-bit exponent of the floating-point sum or difference of two floating-point operands. The floating-add instructions are: | 30 | Floating | sum | of | (Xj) | and | (Xk) | FXi | Xj+Xk | |----|----------|-----|----|------|-----|------|-----|-------| | | to Yi | | | | | | | | - 31 Floating difference of (Xj) FXi Xj-Xk and (Xk) to Xi - 32 Floating double-precision sum DXi Xj+Xk of (Xj) and (Xk) to Xi - 33 Floating double-precision DXi Xj-Xk difference of (Xj) and (Xk) to Xi - 34 Round floating sum of (Xj) RXi Xj+Xk and (Xk) to Xi - 35 Round floating difference of RXi Xj-Xk (Xj) and (Xk) to Xi #### Floating-Multiply and Floating-Divide Sequence The floating-multiply and floating-divide sequence controls the operation of floating-multiply, floating-divide, and population-count instructions. The multiply instructions are: | 40 | Floating | product | of | (Xj) | and | FXi | Xj*Xk | |----|-----------|---------|----|------|-----|-----|-------| | | (Xk) to X | Z i | | | | | _ | - 41 Round floating product of (Xj) RXi Xj\*Xk and (Xk) to Xi - 42 Floating double-precision DXi Xj\*Xk product of (Xj) and (Xk) to Xi The divide instructions are: | 44 | Floating | divide | (Xj) | bу | (Xk) | FXi | Xj/Xk | |----|----------|--------|------|----|------|-----|-------| | | to Xi | | | | | | | The population-count instruction counts the number of one bits in a 60-bit operand. The instruction is: 47 Population count of (Xk) to CXi Xk Xi #### Increment Sequence The increment sequence controls the one's complement addition and subtraction of 18-bit fixed-point operands for increment instructions 50 through 77. The sequence also controls the 60-bit one's complement sum and difference values for long-add instructions 36 and 37. #### The increment instructions are: | 50 | Set | Ai | to | (Aj) | + | К | SAi | Aj K | |----|-----|----|----|------|---|------|-----|-------| | 51 | Set | Ai | to | (Bj) | + | K | SAi | Bj K | | 52 | Set | Ai | to | (Xj) | + | K | SAi | Xj K | | 53 | Set | Ai | to | (Xj) | + | (Bk) | SAi | Xj+Bk | | 54 | Set | Ai | to | (Aj) | + | (Bk) | SAi | Aj+Bk | | 55 | Set | Ai | to | (Aj) | - | (Bk) | SAi | Aj-Bk | | 56 | Set | Ai | to | (Bj) | + | (Bk) | SAi | Bj+Bk | | 57 | Set | Ai | to | (Bj) | - | (Bk) | SAi | Bj-Bk | | 60 | Set | Bi | to | (Aj) | + | К | SBi | Aj K | | 61 | Set | Bi | to | (Bj) | + | K | SBi | Bj K | | 62 | Set | Bi | to | (Xj) | + | К | SBi | Xj K | | 63 | Set | Bi | to | (XJ) | + | (Bk) | SBi | Xj+Bk | | 64 | Set | Bi | to | (Aj) | + | (Bk) | SBi | Aj+Bk | | 65 | Set | Bi | to | (LA) | - | (Bk) | SBi | Aj-Bk | | 66 | Set | Bi | to | (Bj) | + | (Bk) | SBi | Bj+Bk | | 67 | Set | Bi | to | (Bj) | - | (Bk) | SBi | Bj-Bk | | 70 | Set | Xi | to | (Aj) | + | K | SXi | Aj K | | 71 | Set | Xi | to | (Bj) | + | К | SXi | Bj K | | 72 | Set | Xi | to | (Xj) | + | К | SXi | Xj K | | 73 | Set | Xi | to | (Xj) | + | (Bk) | SXi | Xj+Bk | | 74 | Set | Xi | to | (Aj) | + | (Bk) | SXi | Aj+Bk | | 75 | Set | Xi | to | (Aj) | - | (Bk) | SXi | Aj-Bk | | 76 | Set | Χi | to | (Bj) | + | (Bk) | SXi | Bj+Bk | | 77 | Set | Xi | to | (Bj) | - | (Bk) | SXi | Bj-Bk | The long-add instructions are: | 36 | Integer | sum | of | (Xj) | and | (Xk) | IXi | Xj+Xk | |----|---------|-----|----|------|-----|------|-----|-------| | | to Xi | | | | | | | - | 37 Integer difference of (Xj) IXi Xj-Xk and (Xk) to Xi #### Compare/Move Sequence The compare/move sequence controls the data manipulation on a character basis. The compare/move instructions (also referred to as CMU instructions) are 60-bit instructions that use six support registers for source and result field CM addresses and character position offsets. The support registers load from the 60-bit instruction word. The compare/move instructions are: | 464 | Move indirect (Bj) + K | IM | |-----|------------------------|----| | 465 | Move direct | DM | | 466 | Compare collated | CC | | 467 | Compare uncollated | CU | #### The support registers are: - An 18-bit Kl register that specifies which relative CM address word contains the first character of the source data field. - An 18-bit K2 register that specifies which relative CM address word contains the first character of the result field. - A 4-bit Cl register that specifies the character position or offset of the first CM word of the source field. - A 4-bit C2 register that specifies the character position or offset of the first CM word of the result field. - Two 16-bit L registers (LA and LC) that specify the number of characters in the data field. The LA register is associated with K1, and the LC register is associated with K2. Instruction 464 uses 14 register bits. Instructions 465, 466, and 467 use only the lower eight register bits. #### NOTE CMU instructions are simulated by executive state (Refer to Executive State, section 5 of this part). #### CYBER 170 Exchange Sequence The CYBER 170 exchange sequence generates timed CM reference signals to implement the exchange of data between the CP and CM, as required by the CYBER 170 exchange jump instruction. In addition, the CYBER 170 exchange sequence provides internal control signals to the operating and control registers to systematically enter the contents of a CYBER 170 exchange jump package. (Refer to CYBER 170 exchange jump in this part for further information.) #### **UEM Block Copy Sequence** The block copy sequence controls the transfer of data between CM and UEM. The number of words to be transferred is determined by the addition of K to the contents of Bj. The locations of the starting addresses are determined by the setting of the block copy flag. The block copy instructions are: - Oll Block copy Bj + K words from UEM REC Bj+K to CM - Ol2 Block copy Bj + K words from CM WEC Bj+K to UEM #### Direct Read/Write Sequence Instructions 014 and 015 perform single word direct read and write operations for UEM, and instructions 660 and 670 perform single word direct read and write operations for central memory. | 014 | Read one word from UEM at (Xk + RAE) to Xj | RXj Xk | |-----|------------------------------------------------|---------| | 015 | Write one word from Xj<br>to UEM at (Xk + RAE) | WXj Xk | | 660 | Read central memory at (Xk) to Xj | CRXj Xk | | 670 | Write Xj into central memory | CWXj Xk | #### Normal Jump Sequence The normal jump sequence controls the execution of branch instructions 02 through 07. The 02 instruction performs an unconditional jump to the Bi register address plus K. The branch address is K when 1 equals 0. The 02 instruction is: The conditional jump instructions 03 through 07 branch to address K if the jump condition is met. These instructions are: | 030 | Branch to | K if | (Xj) = 0 | ZR | |-----|-----------|------|-------------------|----| | 031 | Branch to | K if | (xj) ≠ o | NZ | | 032 | Branch to | K if | (Xj) positive | PL | | 033 | Branch to | K if | (Xj) negative | NG | | 034 | Branch to | K if | (Xj) in range | IR | | 035 | Branch to | K if | (Xj) out of range | OR | | 036 | Branch to | K if | (Xj) definite | DF | | 037 | Branch to | K if | (Xj) indefinite | ID | | 04 | Branch to | K if | (Bi) = (Bj) | EQ | | 05 | Branch to | K if | (Bi) ≠ (Bj) | NE | | 06 | Branch to | K if | $(Bi) \geq (Bj)$ | GE | | 07 | Branch to | K if | (Bi) < (Bj) | LT | #### Return Jump Sequence The return jump sequence controls the execution of three instructions. | 00 | Error exit to MA or program stop | PS | |-----|-------------------------------------------|---------| | 010 | Return jump to K | RJ | | 013 | Central exchange jump to (Bi) + K or (MA) | XJ Bj+K | #### **REGISTERS** The CP contains the operating and support registers described in the following paragraphs. The contents of these registers can be written into memory and reloaded from memory as a CYBER 170 exchange package by a single CP instruction (CYBER 170 exchange jump). The time a CYBER 170 exchange package resides in CP hardware is called an execution interval. During this interval, the contents of X, A, B, and P registers can be changed by CP instructions. The contents of other support registers change only as a result of a CYBER 170 exchange jump. #### **Operating Registers** The operating registers consist of operand (X), address (A), and index (B) registers. These registers minimize memory references for arithmetic operands and results. #### X Registers The CP contains eight 60-bit X registers, X0 through X7. The X0 register is used in the compare instructions to indicate if two fields of characters are equal. Also, the X0 register provides the relative unified extended memory (UEM) starting address in a block copy operation. The X1 through X7 registers are primarily data handling registers for computation with X1 through X5 used to input data from CM and X6 and X7 used to transmit data to CM. Operands and results transfer between CM and the ${\tt X}$ registers as a result of placing CM addresses into corresponding A registers. #### A Registers The CP contains eight 18-bit A registers, A0 through A7. The A0 register serves as an intermediate register for the user's discretion. The A0 register is used in the compare collate instruction for the collate table address. Also, the A0 register provides the relative CM starting address in a block copy operation. The Al through A7 registers are essentially CM operand address registers associated one-for-one with the X registers. Placing a quantity into an address register (Al through A5) causes a CM read reference to that address and transmits the CM word to the corresponding register (Xl through X5). Similarly, placing a quantity into the A6 or A7 register causes the word in the corresponding X6 or X7 register to be written into that relative address of CM. #### B Registers The CP contains eight 18-bit B registers, BO through B7. These registers are primarily indexing registers to control program execution. Program loop counts may also be incremented or decremented in these registers. Program addresses may be modified on the way to an A register by adding or subtracting B register quantities. The B registers also hold shift counts for the nominal Bj shifts, the resultant exponent for the unpack, the operand exponent for the pack, and the resultant shift count from a normalize. The BO register always contains positive zero which can be used as an operand. This register cannot hold results from instructions. #### **Support Registers** Eight support registers assist/ the operating registers during the execution of programs. The contents of the support registers are stored in CM, and their new contents are loaded from CM during a CYBER 170 exchange sequence. With the exception of the P register, the contents of the support registers cannot be altered during the execution interval of a CYBER 170 exchange package. When the execution interval completes, the data in the support registers is sent back to CM through a CYBER 170 exchange jump. #### P Register The 18-bit program address (P) register loads from CM during the first word of a CYBER 170 exchange sequence and contains the current program execution address. The register serves as a program address counter and holds the relative CM address for each program step. #### RAC Register The 21-bit CM reference address (RAC) register loads from CM during the second word of a CYBER 170 exchange sequence. An absolute CM address forms by adding RAC to a relative address determined by the instruction. The content of the P register is added to RAC to form the program address in CM. A P-equal-to-zero condition specifies relative address zero and, therefore, (RAC). This CM location is reserved for recording error exit conditions and should not be used to store data or instructions. #### FLC Register The 21-bit CM field length (FLC) register loads from CM during the third word of a CYBER 170 exchange sequence. The FLC register defines the size of the field of the program in execution. Relative CM addresses are compared with FLC to check that the program is not going out of its allocated memory range. #### EM Register The 6-bit exit mode (EM) register loads from CM during the fourth word of a CYBER 170 exchange sequence. The EM register holds 6 exit mode selection bits that control individual error conditions for a program. Selected EM register bits cause the CP to error exit when the corresponding conditions occur. Any or all of the 6 bits can be set at one time. Clear EM register bits allow the CP to continue, without error processing, when most of the corresponding conditions occur. The exit mode selection bits appear in the exchange package as bits 48 through 50, and 57 through 59. The bits and their corresponding conditions are: | Mode | | |-----------|----------------------| | Selection | | | Bit | Condition Sensed | | 48 | Address out of range | | 49 | Infinite operand | | 50 | Indefinite operand | | 57 | Hardware error | | 58 | Hardware error | | 59 | Hardware error | | | | #### Flag Register The 6-bit flag register loads from CM during the fourth word of a CYBER 170 exchange sequence. The flag register holds 6 bits that function as control flags. | ags. | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Condition | | 51 | Hardware error bit | | 52 | Instruction stack (lookahead) purge flag. When set, enables extended purging of instruction lookahead registers to be done. | | 53 | CMU interrupted flag. When set, one of instructions 464 through 467 has been interrupted. The information necessary to resume operation has been saved. | | 54 | Block copy flag. When set, block copy instructions (011, 012) use bits 30 through 50 of X0 (rather than A0) to determine the CM address. | | 55 | Reserved for use in other models.<br>Must be a zero. | | 56 | UEM enable flag. When set, UEM is being used. This flag must be set to allow 011, 012, 014, and 015 instructions to access UEM. | #### RAE Register The 21-bit UEM reference address (RAE) register loads from CM during the fifth word of a CYBER 170 exchange sequence. The lower 6 bits of this register are always zero. An absolute UEM address forms by adding RAE to the relative address which is determined by the instruction. #### FLE Register The 24-bit UEM field length (FLE) register loads from CM during the sixth word of a CYBER 170 exchange sequence. The lower 6 bits of this register are always zero. The FLE register defines the size of the field in UEM for the program in execution. Relative UEM addresses are compared with FLE. #### MA Register The 18-bit monitor address (MA) register loads from CM during the seventh word of a CYBER 170 exchange sequence. The MA register contains the absolute starting address of an exchange package which is used when executing a central exchange jump (013) instruction with the CYBER 170 monitor flag set, or when honoring a monitor exchange jump to MA (262x) instruction with the CYBER 170 monitor flag clear. For further information, refer to CYBER 170 Exchange Jump in section 5 of this part. #### **EXECUTION SECTION** The execution section combines the operands into results, providing additional sequencing control where necessary. #### ADDRESSING SECTION An address adder calculates memory addresses for data and unconditional jump instructions. Memory management hardware verifies that memory addresses are to access permitted memory areas. If this is the case, this hardware accesses central memory. #### **CENTRAL MEMORY** The CM performs the following functions. - The memory banks store from 262K to 1048K of 64-bit words (the leftmost 4 bits are undefined) and an 8-bit SECDED code. - The two ports make CM accessible to the CP and every PP. - A bounds register limits access to CM from either or both ports. - The SECDED generators generate the SECDED code bits stored with each word. SECDED checks circuits, corrects single-bit errors, and detects double-bit errors. The maintenance channel interface gives a PP in the IOU access to the CM maintenance registers for system initialization, corrective action, error reporting and diagnostics, and for setting the port bounds register. #### **CM PORTS AND PRIORITIES** A priority network resolves access conflicts on a rotating basis, preventing long-term lockout of any port. In case of simultaneous requests, the CP has priority. The CM also has a refresh mechanism which may consume a maximum of 6 percent of memory time. Refresh requests have priority over port requests. #### **ADDRESS FORMAT** Figure I-2-1 illustrates address format. PAK SELECT Figure I-2-1. Address Format The following list defines the address fields. - Bank select specifies one of two/four banks. Since the bank address is the lowest order two bits of the storage address, sequential addressing results in a phased-bank operation which allows a maximum data transfer rate of one word each clock period. Model 825 read or write bank cycle time is 8 clock periods and a read/modify/write (partial write) bank cycle time is 16 clock periods. Model 815 read or write bank cycle time is 24 clock periods and a read/modify/write (partial write) bank cycle time is 32 clock periods. - Chip address specifies address of a word in 64K MOS memory chips for the selected bank. - Chip select selects one of two word rows in a pak. - Pak select selects one of two paks. It is used only for storage units larger than 524K. #### CM ACCESS AND CYCLE TIMES Model 825 CM cycle time for a read or write is 400 nanoseconds. Model 815 CM cycle time for a read or write is 1200 nanoseconds. Refer to table I-2-1 for maximum request lockout time. TABLE I-2-1. PORT PRIORITY | Maximu | m Request Lockout Time in Bank Cycles | |---------|---------------------------------------| | Port | Read or Write Requests | | Refresh | 1 | | Port 0 | 4 | | Port 1 | 5 | | NOTE: | l bank cycle equals 8 clock periods | | | equals 400 nanoseconds. | #### **SECDED** The SECDED logic corrects single-bit errors during a CM read, permitting unimpeded computer operation. The SECDED logic prepares for the error correction by generating error correction code (ECC) bits for each data word, and by storing these ECC bits in CM with the data word during the CM write. Table I-2-2 lists the hexadecimal codes for all the combinations of syndrome bits with the number of the data bit assigned each code or a note categorizing the code. Then, during a CM read, CM performs the following SECDED sequence: - Read one CM word and generate new ECC bits for data portion of CM word. - 2. Compare new ECC bits with CM word ECC bits. - If old and new ECC bits match, no error exists. Send data to requesting unit. - If bits do not match, generate syndrome bits from result of ECC compare. - Decode syndrome bits to determine if single or multiple bit failure. - If single bit failure, correct by inverting failing bit in data word. Send corrected word to requesting unit. - 7. If multiple bit or other uncorrectable error, send uncorrectable error response code to CP. A PP in the IOU may then analyze the syndrome bits using the maintenance channel. #### **UNIFIED EXTENDED MEMORY** Central memory contains an area which is reserved for special software called executive state software. Along with the hardware and microcode, this software handles the operations in the executive state as described in section 5 of this part. Executive state software is located at the higher end of memory. The remaining memory is available to the CYBER 170 state and may be allocated as central memory (accessible via RAC and FLC) or as unified extended memory (accessible via RAE, FLE, and the Oll, Ol2, Ol4, and Ol5 instructions). Refer to figure I-2-2. TABLE I-2-2. SECDED SYNDROME CODES/CORRECTED BITS | Code | Bit | Code | Bit | Code | Bit | Code | Bi | t | Code | Bit | Code | Bi | t | Code | Bi | t | Code | Ві | t | |------|----------|------|--------|------|-------|------|------|-----|------|-------|------|------|----------|-------------------|------|----------|------|------|-------------------------------| | 00 | <b>①</b> | 20 | 66 ② | 40 | 65② | 60 | | 3 | 80 | 642 | AO | | 3 | CO | 0/1 | 6 | EO | 32 | 1 | | 01 | 71 ② | 21 | 3 | 41 | 3 | 61 | | 4 | 81 | 3 | Al | | 4 | Cl | | 4 | E1 | 32 | (5) | | 02 | 70 ② | 22 | 3 | 42 | 3 | 62 | | 4 | 82 | 3 | A2 | | 4 | C2 | | 4 | E2 | 36 | <b>⑤</b> | | 03 | 6/76 | 23 | 4 | 43 | 4 | 63 | | 3 | 83 | 4 | A3 | | 3 | C3 | | 3 | E3 | 36 | 1 | | 04 | 69 ② | 24 | 3 | 44 | 3 | 64 | | 4 | 84 | 3 | A4. | | 4 | C4 | | 4 | E4 | 34 | (5) | | 05 | 3 | 25 | 4 | 45 | 4 | 65 | | 3 | 85 | 4 | A5 | | 3 | C5 | | 3 | E5 | 34 | 1 | | 06 | 3 | 26 | 4 | 46 | 4 | 66 | | 3 | 86 | 4 | A6 | | 3 | . C6 <sup>-</sup> | | 3 | E6 | 38 | 1 | | 07 | 24 📵 | 27 | 28 (5) | 47 | 26(5) | 67 | 30 | 1 | 87 | 25(5) | A7 | 29 | 1 | C7 | 27 | 1 | E7 | 31/3 | 8(5) | | 08 | 68 ② | 28 | 3 | 48 | 3 | 68 | | 4 | 88 | 3 | A8 | | 4 | с8 | | 4 | E8 | 33 | (5) | | 09 | 3 | 29 | 4 | 49 | 4 | 69 | | 3 | 89 | 4 | A9 | | 3 | С9 | | 3 | E9 | 33 | 1 | | OA | 3 | 2A | 4 | 4A | 4 | 6A | | 3 | 8a | 4 | AA | | 3 | CA | | 3 | EA | 37 | 1 | | ОВ | 16 (1) | 2B | 20 (5) | 4B | 18(5) | 6B | 22 | 1 | 88 | 17(5) | AB | 21 | 1 | СВ | 19 | 1 | EB | 23/3 | 37(5) | | ос | 4/56 | 2C | 4 | 4C | 4 | 6C | | 3 | 8c | 4 | AC | | 3 | СС | | 3 | EC | 35 | 1 | | סט | 8 ① | 2D | 12 (5) | 4D | 10⑤ | 6D | 14 | 1 | 8D | 9 (5) | AD | 13 | 1 | CD | 11 | 1 | ED | 15/3 | <b>35</b> (5) | | 0E | 0 1 | 2E | 4 ⑤ | 4E | 2 (5) | 6E | 6 | 1 | 8E | 1 (5) | AE | 5 | 1 | CE | 3 | 1 | EE | 7/39 | (5) | | OF | 3 | 2F | 4 | 4F | 4 | 6F | | 3 | 8F | 4 | AF | | 3 | CF | | 3 | EF | 39 | 1 | | 10 | 67 ② | 30 | 2/36 | 50 | 3 | 70 | 56 | 1 | 90 | 3 | во | 48 | <b>①</b> | DO | 40 | 1 | FO | | 3 | | 11 | 3 | 31 | 4 | 51 | 4 | 71 | 56 | (3) | 91 | 4 | В1 | 48 | (5) | DI | 40 | (5) | Fl | | 4 | | 12 | 3 | 32 | 4 | 52 | 4 | 72 | 60 | (5) | 92 | 4 | В2 | 52 | (5) | D2 | 44 | (5) | F2 | | 4 | | 13 | 4 | 33 | 3 | 53 | 3 | 73 | 60 | 0 | 93 | 3 | в3 | 52 | 1 | D3 | 44 | ① | F3 | | 3 | | 14 | 3 | 34 | 4 | 54 | 4 | 74 | 58 | (3) | 94 | 4 | В4 | 50 | (5) | D4 | 42 | (3) | F4 | | 4 | | 15 | 4 | 35 | 3 | 55 | 3 | 75 | 58 | 1 | 95 | 3 | В5 | 50 | ① | D5 | 42 | 1 | F5 | | 3 | | 16 | 4 | 36 | 3 | 56 | 3 | 76 | 62 | 1 | 96 | 3 | В6 | 54 | 1 | D6 | 46 | <b>①</b> | F6 | | 3 | | 17 | 24 (5) | 37 | 28 📵 | 57 | 26① | 77 | 30/6 | 25 | 97 | 25① | В7 | 29/5 | 4(5) | D7 | 27/4 | 6(5) | F7 | | 3 | | 18 | 3 | 38 | 4 | 58 | 4 | 78 | 57 | (3) | 98 | 4 | в8 | 49 | (5) | D8 | 41 | (5) | F8 | | 4 | | 19 | 4 | 39 | 3 | 59 | 3 | 79 | 57 | 1 | 99 | 3 | В9 | 49 | 1 | D9 | 41 | 1 | | | 3 | | 14 | 4 | 3A | 3 | 5A | 3 | 7A | 61 | 1 | 9A | 3 | ВА | 53 | 1 | DA | 45 | 1 | FA | | 3 | | 1B | 16 (5) | 3B | 20 ① | 5B | 18(1) | 7B | 22/6 | | 9В | 17(1) | вв | 21/5 | 3(4) | DB | 19/4 | 5(5) | FB | 23 | <ul><li>3</li><li>1</li></ul> | | 10 | 4 | 3C | 3 | 5C | 3 | 7C | 59 | 0 | 9C | 3 | вс | 51 | 1 | DC | 43 | 1 | FC | | 3 | | 1D | 8 (5) | 3D | 12 🛈 | 5D | 10(1) | 7D | 14/5 | | 9D | 9 🛈 | BD | 13/5 | 1(5) | DD | 11/4 | 3(5) | FD | 15 | <ul><li>3</li><li>1</li></ul> | | 1E | 0 ③ | 3E | 4 1 | 5E | 2 ① | 7E | 6/63 | 3 | 9E | 1 (1) | BE | 5/55 | (5) | DE | 3/47 | (3) | FE | 7 | <ol> <li>3</li> </ol> | | 1F | 4 | 3F | 3 | 5F | 3 | 7F | 63 | 0 | 9F | 3 | BF | 55 | 1 | DF | 47 | 1 | FF | | 3 | #### Notes: - 1 Corrected single-bit error. - 2 Syndrome code bit failed (single code bit set). - 3 Double error or multiple error (even number of code bits set). - 4 Multiple error reported as a single error. 5 Double error or multiple error with indicated bit(s) inverted. - 6 Double error or multiple error or forced double error due to a partial write parity error on one of the two bytes. - 7 No error detected. Address 0 CM UEM (optional) Available CM size Executive State Software Actual CM size Figure I-2-2. Unified Extended Memory #### CM BOUNDS REGISTER The CM bounds register limits the write access to CM from specified ports. The ports are limited to the area between an upper and lower bound as specified in the CM bounds register. Bits in byte 0 specify the port(s) from which the write access is limited. The CM bounds register is set through the maintenance channel. For further information refer to Maintenance Channel Programming in setion 5 of this part. #### **CENTRAL MEMORY RECONFIGURATION** Central memory reconfiguration is a manually performed function that permits the computer operator to restructure the CM addresses so that a failing part of CM can be quickly locked out to provide a continuous block of usable CM. CM reconfiguration is accomplished by setting switches on the memory unit to manipulate the upper address bits. When a configuration switch is set forcing a CM address bit to a zero/one, the address range corresponding to the original installed memory accesses some parts of the reconfigured memory more than once. Addresses up to the rightmost forced bit, and half the addresses using the rightmost forced bit, cover a contiguous address space from location zero, which is the reconfigured memory. (Refer to section 3 in this part.) #### INPUT/OUTPUT UNIT The input/output unit (IOU) performs the functions required to locate, select, and initialize the external devices connected to the system, and controls the transfer of data between a selected device and CM. The IOU also performs system maintenance functions. The IOU contains the following functional areas. - Peripheral processor (PP) - I/O channels - Real-time clock - Two-port multiplexer - Maintenance channel - CM access - Time-of-day/date clock - Telephone dial-out equipment #### PERIPHERAL PROCESSOR The basic IOU contains 10 PPs and is expandable to 20 PPs in 5-PP increments. Each PP is a logically independent computer with its own memory. Each 10-PP group is organized into a multiplexing system which allows the PPs to share common hardware for arithmetic, logical, and I/O operations without losing independence. This multiplexing system comprises a 10-rank first in, first out buffer of registers termed a barrel. Each rank contains information related to the instruction being executed by one PP. Each PP communicates with the CP through CM using the CYBER 170 exchange jump. The PPs communicate with each other over the I/O channels. Each PP executes programs alone or with other PPs to control data transfers between external devices and CM. These programs are comprised of instructions from the IOU instruction set and respond to requests issued through CM by the operating system. The programs translate generalized operating system requests into control functions for accessing the external devices and may also perform device scheduling and optimization. The programs use PP memory as a buffer for the data transfer between external devices and CM to isolate IOU data transfer from variations in CM transfer rate. #### Deadstart A microprocessor controlled deadstart sequence allows the IOU to initialize itself. This sequence is initiated by the DEAD START switch on the display station. When the switch is operated, a deadstart display appears on the display station, with operator selectable options which include the assigning of any PPM to PPO. #### **Barrel and Slot** The barrel consists of the R, A, P, Q, and K registers, each one of which has 10 ranks, 0 through 9. (Refer to figure I-2-4.) Information in these registers moves conceptually from one rank to the next at a uniform 20-megahertz rate, providing a multiplexed system of 10 PPs, each operating at a 12-megahertz rate. The registers are stationary while the PPs rotate. For example, rank 4 registers contain PP0 through PP11g in succession, each consuming 50 nanoseconds of the total cycle time of 500 nanoseconds. Since PP memories operate at a slower rate, independent memory with its own address and data registers is provided for each PP. Each time data enters the slot, a portion of the instruction for that data is executed. The slot performs tasks such as arithmetic and logic operations and program address manipulation. Complete execution of an instruction may require the R, A, P, Q, and K register quantities to go more than one trip around the barrel and through the slot. The PPM may be referenced once each time the PP passes around the barrel and through the slot. During its slot time, the PP may also communicate with CM or with any of the I/O channels. #### **PP Registers** #### R Register The 28-bit R register, in conjunction with the A register, forms an absolute CM address for CM read/write instructions. When bit 17 of the A register is set, the absolute CM address is formed by appending six zeros to the lower end of the contents of the R register and adding to the result bits 0 through 16 of the contents of the A register. Refer to figure I-2-3. Figure I-2-3. Formation of Absolute CM Address #### A Register The 18-bit A register holds one operand for arithmetic, logic, or selected I/O operations. The content of A may be an arithmetic operand, CM address, I/O function, or I/O data word. Various instructions operate on 6, 12, or 18 bits of the A register. When the A register is used as the CM address, parity is generated for transmission with the address to memory control. At deadstart, the A register is set to 10000 (octal). When bit 17 of the A register is clear, the A register is used as the CM address; however, when bit 17 is set, the R register is added to the A register as described previously to obtain the absolute CM address for CM read/write instructions. #### P Register The 12-bit P register is the program address register, except during the execution of instructions 61, 63, 71, and 73. For these instructions, the P register contains the PPM address of the data transfer. At deadstart, the P register is set to zero. #### Q Register The 12-bit Q register holds data for several functions such as the address of the operand during direct addressing and indirect addressing, peripheral address of data used during one-word central read or write instructions, upper 6 bits during constant mode instructions, channel number on all I/O and channel instructions, shift count, and relative jump designator. At deadstart, each rank of the Q register is set to a corresponding PP number. Rank O is set to PPO, rank 2 is set to PP2, and so on. #### K Register The 7-bit K-register is visible to the programmer through the maintenance channel only. This register holds the operation code field of an instruction for display on the IOU deadstart display. When a PP is halted (idled), this register contains all ones. #### PP Numbering PPs are numbered as follows: - Barrel 0 PPs 00 to 11 (octal) - Barrel 1 PPs 20 to 31 (octal) The deadstart sequence decodes deadstart panel switches to determine PP numbering within a barrel. The sequence assigns barrel numbers according to the switch settings and, during the first minor cycle after deadstart, loads a zero into the Q register in barrel 0. This defines all the data in that rank of the barrel as belonging to PPO and since Q is the channel selector, assigns PPO and channel 0. During the next minor cycle, Q loads with a 1. This defines PPI and assigns it to channel 1. This process occurs in parallel in both barrels until the IOU assigns each rank of each barrel with a PP number and a channel number. Reassignment can be done only during a deadstart. #### **PP Memory** Each PP has an independent 4K word memory; each word contains 16 data bits with the upper 4 bits set to zero, and 1 parity bit. PPO reads the deadstart program from the deadstart display during the deadstart operation. Therefore, PP memory 0 must be operational. A PP memory reconfiguration feature allows the user to restore IOU operation if the IOU detects a fault in the PP memory normally assigned to PPO. To reconfigure, the operator assigns a good PP memory to PPO and the operating system removes the failing PP memory. Computer operation can continue without the failing PP memory, and repairs can be made during scheduled maintenance. The system must be deadstarted to reconfigure PPMs. - OPTIONS OF 10,15 OR 20 PPS AVAILABLE. - 2 OPTIONS OF 12 OR 24 I/O CHANNELS AVAILABLE. - 3 D IS THE ADDRESS OF THE FIRST PP WORD. THE LEFTMOST 4 BITS OF EACH CM WORD ARE ZERO AND ARE IGNORED BY THE PP. Figure I-2-4. Barrel and Slot #### I/O CHANNELS The I/O channels comprise an internal interface that allows common hardware and software to control the external devices, and an external interface that allows the IOU to communicate with the external devices using 12-bit data channels. The internal interface can transfer 16-bit data words between two PPs, or between a PP and an external device at a maximum rate of one word every 500 nanoseconds. This rate can be sustained for the maximum practical channel transfer (4096 words). During transfers between PPs, if the PPs are in the slot at the same time, the transfer rate is 1000 nanoseconds. Any PP can access any of the CYBER 170 bidirectional I/O channels. All PPs communicate with external devices through the independent I/O channels. Each channel may be connected to one or more pieces of external equipment, but only one piece of equipment can use a channel at one time. All channels can be active simultaneously. The display station controller (DSC) is attached to CYBER 170 channel 10g. The DSC is the IOU interface between the PPs and the display station, servicing both the keyboard and the cathode-ray tube (CRT). It transmits function words and digital symbol size/position data to the display station, and receives digital character codes from the keyboard. It also receives digital symbol codes from the PPs and converts these to analog signals to the CRT. #### **REAL-TIME CLOCK** The real-time clock is a 12-bit free-running counter, incrementing at a 1-megahertz rate. It is permanently attached to channel $14_8$ . This channel may be read at any time as its active and full flags are always set. #### TWO-PORT MULTIPLEXER The two-port multiplexer provides communication capability between a PP and two attached terminals. One port is reserved for maintenance purposes and the other port is reserved for future use. The two-port multiplexer is permanently attached to channel 158. #### MAINTENANCE CHANNEL The maintenance channel consists of the maintenance channel interface on channel 178, a maintenance access control in each system element, and a set of interconnecting cables. #### **CENTRAL MEMORY ACCESS** Any PP can access CM. During a write from the IOU to CM, the IOU assembles five successive 12-bit PP words into a 64-bit CM word with the leftmost 4 bits undefined. During a CM read, the IOU disassembles the rightmost 60 bits of the 64-bit CM word into five PP words. A PP forms a 28-bit CM address by adding the 28-bit base relocation address from the R register to the 17-bit relative address from the A register. A maximum of 20 PPs in various stages of assembly/disassembly can simultaneously read CM words, and five PPs can write CM words. Each of the PPs transfers a 64-bit word to or from the CM every 50 nanoseconds. #### TIME-OF-DAY/DATE CLOCK The two-port multipleter incorporates a calendar clock which supplies the year, month, day, hour, minute and second of date/time. This clock can be set to the minute and includes a power interruption indicator bit to guarantee the accuracy at the date/time supplied. #### **TELEPHONE DIAL-OUT EQUIPMENT** The two-port multiplexer includes auto dial-out equipment which can control any auto calling unit designed for operation through a RS366 channel. The equipment is intended for maintenance use; it is, however, accessible to all PPs and can be adopted for other uses. It can dial any telephone number and then transmit an unlimited amount of data to suitable receiving equipment. ## The state of s #### ing ong sub-contractions #### Gentagi wingan La Explain that 2 (2007) is the distribution of the control cont ## grande de la companya La companya de ## 医海绵性医髓病性原皮上溃疡 医麻痹 #### $(-1)^{2} \cdot (1)^{2} \cdot (1)^{2} \cdot (2)^{2} \cdot (1)^{2} (1)$ This section describes controls and indicators, and hardware-dependent operating procedures. Software-dependent procedures are in system software reference manuals listed in the preface. #### Other deadstart displays available are maintenance use. Refer to System Initialization, section in part II-3 and to the Hardware Operator's Guide for further information. #### **CONTROLS AND INDICATORS** This section describes the IOU deadstart display and CM configuration switches used by the system operator. Other controls used by maintenance personnel are described in the hardware Operator's Guide and the Display Station Hardware Reference Manual. #### **DEADSTART PANEL CONTROLS/INDICATORS** When the deadstart pushbutton on the display station is pressed, an initial deadstart display appears on the screen of the display station. It is created by an independent microcomputer in the mainframe, and does not rely on any program being operational in the PPs. The initial deadstart display is used to select a 16-word deadstart program for PPO and to initiate the deadstart sequence for PPO. It is also used to reconfigure PPMs and barrels, and to display error status and maintenance information. The format of the deadstart display is shown in figure I-3-1 and table I-3-1. #### DEADSTART | XX YYYYYY= CHANGE DS PRO | PPM CONF = 00 | |-----------------------------|------------------| | XX+YYYYYY=CHANGE DS PRO INC | BRL CONF = 0 | | S=SHORT DS | DLY LOOP = 0 | | L=LONG DS | LDS ADDR = 60000 | | H=HELP | | #### 0 | | PROGRAM | |----|---------| | 01 | 001402 | | 02 | 007303 | | 03 | 000017 | | 04 | 007503 | | 05 | 007703 | | 06 | 000300 | | 07 | 007403 | | 10 | 007103 | | 11 | 007301 | | 12 | 000010 | | 13 | 000000 | | 14 | 007112 | | 15 | 000000 | | 16 | 000000 | | 17 | 000000 | | 20 | 007112 | Figure I-3-1. Initial Deadstart Panel #### TABLE I-3-1. DEADSTART DISPLAY | TABLE 1-3-1. | DEADSTART DISPLAT | |-------------------|--------------------------------------------------------------------------------------------| | Display | Description | | CHANGE DS PRO | Change the single word in the dead-start program at XX to new value YYYYYY. | | CHANGE DS PRO INC | Change a block of sequential words in the deadstart program starting at XX. | | S = SHORT DS | S = select short dead-<br>start sequence. | | L = LONG DS | L = select long deadstart sequence. | | H = HELP | Brings up a display which lists and explains available commands. | | PPM CONF | PP memory configuration control. | | BRL CONF | Barrel configuration control. | | DLY LOOP | For maintenance use, controls delay between repeated deadstarts. | | LDS ADDR | Long deadstart start address. | | PROGRAM O | Deadstart program. | | LDS BRANCH TEST | Appear when a long dead-<br>start sequence is aborted<br>to indicate nature of<br>failure. | | LDS DATA/ADDRESS | | | ERROR (NOT SHOWN) | | | entries on the | line also echoes keyboard<br>bottom line, and erroneous<br>e next line up. Refer to | System Initialization, section 3 in part II and to the Hardware Operator's Guide for further information. #### **CENTRAL MEMORY CONTROLS** The CM contains three three-position configuration switches (figure I-3-2). These switches are located along the edge of a printed circuit board located in the rightmost position of the memory panel (location A24). The switches are used to eliminate CM sections with malfunctions. Each switch, SW4 through SW6, forces one corresponding CM address bit, 23 through 20, either to a zero (switch down, D) or to a one (switch up, U). Refer to table I-3-2. In case of CM malfunctions, the remaining good memory can be reconfigured so it is accessible by contiguous addresses from zero to the maximum remaining address. This is accomplished by setting configuration switches (figure I-3-2) as listed in table I-3-2 (refer to the Hardware Operator's Guide). TABLE 3-2. CM RECONFIGURATION | CM Size<br>Words | Failing<br>Address<br>Range | <u>s</u> | igura<br>witch | es | CM<br> After<br> Reconfig. | |------------------|-----------------------------|------------|----------------|-----|-----------------------------| | | | SW4<br> | SW5 | SW6 | Words | | 100 OK | 00000 - 7FFFF | <br> U | - | _ | <br> 500K | | 1000K | 80000 - FFFFF | D | - | - | 50 OK | | 50 OK | 00000 - 3FFFF | - | U | - | 250K | | 500K | 40000 - 7FFFF | - | D | - | 1<br>1 25 0K | | 25 OK | 00000 - 1FFFF | - | - | U | <br> 125K | | 250K | 20000 - 3FFFF | <br> -<br> | - | D | <br> 125K<br> | Figure I-3-2. CM Configuration Switches #### **IOU MAINTENANCE PANEL** The IOU contains a maintenance panel which directs IOU microcomputer operations. This panel incorporates the following switches: | Switch | Description | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | DIAGNOSTIC/NORMAL | When in the diagnostic position, causes the microcomputer to go into a diagnostic routine to verify IOU hardware integrity. | | SYSTEM CLOCK | Provides settings for fast, normal and slow system clock. | | BAUD RATE SELECTION | (One switch for each port of<br>the two-port mux). Selects<br>one of eight baud rates (110<br>to 19.2K) at which the port<br>operates. | | PORT OPTIONS | (One switch for each port of the two-port mux). This switch can be set to enable/disable the following: • All communications • Non-system originated | Refer to Two-Port Mux, section 5 of this part for further information. communications deadstart. Remote power control and #### POWER-ON AND POWER-OFF PROCEDURES In case of an emergency, use the system EMERGENCY OFF switch. Power-on and power-off procedures are described in the Hardware Operator's Guide. #### CAUTION Improper application or removal of power may damage system circuits. Power must be turned on/off by designated personnel only, except for the system EMERGENCY OFF switch. Use only for extreme emergency, not for normal shutdown. After being operated, the EMERGENCY OFF switch must be reset by a technician. #### **OPERATING PROCEDURES** Refer to the Hardware Operator's Guide. The system is initialized by setting its deadstart display control parameters, and then by running either a long or short deadstart sequence (defined later in this section). After initialization, the keyboard is used to instruct the system further, under program control. #### **CONTROL CHECKS** Before activating a long or short deadstart sequence, check the deadstart display parameters against their intended use. The normal settings of these parameters are as follows: | <u>Parameter</u> | Value | |------------------|-------| | PPM CONF | 00 | | BRL CONF | 0 | | LDS ADDR | 6000 | | Error messages | none | #### **Deadstart Sequences** In response to a keyboard command (L or S) to the deadstart display, the IOU performs a deadstart sequence. Depending on the command (L or S), either the long or the short deadstart sequence is performed. The short deadstart sequence is used when hardware integrity verification is not required. The long deadstart sequence performs all the tasks performed by the short deadstart sequence and some additional tasks. The main additional task is the running of a diagnostic program, from a read-only memory (ROM) in the IOU, on logical PPO. The diagnostic program takes approximately 15 seconds to run. Both deadstart sequences begin with a master clear which sets up all PPs, except logical PPO, for a 4096-word block input starting at PP location 0. The input into each PP is from the channel with the same number as the logical number of the PP concerned. The master clear also resets all external devices and sets maintenance channel connect code bit 52. The individual channels and registers are set as follows: #### Flags | <u>Channel</u> | Active/<br>Inactive | Full/<br>Empty | Channel<br>Flag | Channel<br>Error<br>Flag | |--------------------------|---------------------|----------------|-----------------|--------------------------| | 0 | Inactive | Empty | Clear | CLear | | 10 (display controller) | Active | Empty | Clear | Clear | | 14 (real-time clock) | Active | Full | Set | Set | | 15 (two-port mux) | Active | Empty | Clear | Clear | | 17 (maintenance) | Active | Empty | Clear | Clear | | Other installed channels | Active | Empty | Clear | Clear | | Noninstalled channels | Inactive | Empty | Clear | Clear | The flags of channel 14 and of noninstalled channels are fixed by hardware and cannot be changed. | Register | Initialization | Description | | | | | |----------|----------------|-------------------------------------------------|--|--|--|--| | K | 0071008 | Instruction display | | | | | | P | 0077778 | Causes block input to start from location 0 | | | | | | A | 10,0008 | Count of 4096 words | | | | | | Q | 0, 1, 2 | I/O channel numbers (PPO: 0, PP1: 1, and so on) | | | | | All registers in both barrels are set to these values, except the registers of PPO. If the long deadstart sequence is being performed, hardware clears location 77778 in all PP memories and sets the P register of PPO to the value indicated by the parameter LDS ADDR = XXXX (normally 6000g). PPO starts performing a test program from a read-only memory in IOU. Hardware errors cause the LDS program to hang before completion. In the absence of errors, execution proceeds until the test program reaches location 77768. When this happens, the unique part of the long deadstart sequence ends with a master clear. Next, both deadstart sequences clear PPO location 0, write the deadstart program on the display into PPO memory locations 1 to $20_8$ , and clear PPO location $21_8$ . PPO then starts executing the program entered from the deadstart display, (which is normally a bootstrap program to input more data from an assigned external device). The short deadstart sequence does not disturb PP memory other than PPO locations 0 to 21g. Both deadstart sequences leave all PPs, except PPO, waiting for a block input, or for action through the maintenance channel. After the block input is complete, each PP starts executing the program entered from whatever address was entered into location 0 of that PP. ### **IOU RECONFIGURATION** The logical PP numbers and hardware are assigned to physical PPs circularly from the settings of IOU deadstart display PPM CONF and BRL CONF parameters, specifying which physical barrel and PPM is PPO. Maximum values for these parameters depend on the number of PPs installed. Illegal values entered in RB X and RP XX commands are rejected by the deadstart display, and cause error messages to appear on the screen (refer to the Hardware Operator's Guide). Reconfiguration is discussed in detail in the Hardware Operator's Guide; allowable values for the PPM CONF and BRL CONF parameters and reconfiguration examples are shown in tables I-3-3 and I-3-4. | | Physical | | Logica | | | Ī | | | | | |-----|----------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------|------------------------|-----|-------------|----|------------------------------| | | PPM | RB | = 0 | RB: | = 1 | ļ | Val | id | | ļ<br> | | | in each | <u> </u> | 7 | Dam | | ! | RP | | | RB | | PPS | | Barı<br> 0 | rei<br> 1 | Barı<br> 0 | rei<br> 1 | • | Ran | ge | | !<br>i | | | | 10 | <del>!</del> | <u> </u> | l <u>-</u> | <u> </u> | | | | <u> </u> | | 5 | 01<br>02<br>03 | 00<br> 01<br> 02<br> 03<br> 04 | . <br> X<br> | <br> X<br> | <br> | | RP | ≤ | | <br> Not<br> valid<br> <br> | | 10 | 01<br>02<br>03<br>04<br>05<br>06<br>07 | 00<br> 01<br> 02<br> 03<br> 04<br> 05<br> 06<br> 10<br> 10<br> 11 | | X | | | RP | ≤ | 11 | <br> Not<br> valid | | 15 | 01<br>02<br>03<br>04<br>05<br>06<br>07<br>10 | 00<br> 01<br> 02<br> 03<br> 04<br> 05<br> 06<br> 10<br> 10<br> 11 | 20 | 21<br>22<br>23 | 00 <br> 01 <br> 02 <br> 03 <br> 04 <br> 0 | <br> 0 <b>≤</b><br> | RP | <u> </u> | 4 | valid | | 20 | 01<br>02<br>03<br>04<br>05<br>06<br>07 | 00<br> 01<br> 02<br> 03<br> 04<br> 05<br> 06<br> 07<br> 10 | 20 <br>21 <br>22 <br>23 <br>24 <br>25 <br>26 <br>27 <br>30 <br>31 | 21<br>22<br>23<br>24<br>25<br>26<br>27<br>30 | 07<br> 10<br> 11<br> 00<br> 01<br> 02<br> 03<br> 04<br> 05<br> 06 | <br> 0 <u>&lt;</u><br> | RP | <u>&lt;</u> | 11 | Valid | #### Notes RP = PP reconfiguration parameter RB = Barrel reconfiguration parameter Physical PP numbers are determined by the PP memory assigned to each PP | | Physical_ | ] ] | ogica | al PP | | <u> </u> | i | |-----|----------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------| | | PPM | | = 0 | RB : | = 1 | <b>Valid</b> ■ | l | | | in each | | | | | <u>l</u> RP | l RB | | PPs | Barrel | Barı | rel | Barı | | Range | l | | | | 0 | 1 | 0 | 1 | <u> </u> | <u> </u> | | 5 | 01<br>02<br>03 | <br> 02<br> 03<br> 04<br> 00<br> 01 | | X | <br> <br> X<br> <br> | <br> <br> 0 <u>&lt;</u> RP <u>&lt;</u> 4<br> <br> <br> | <br> Not<br> valid<br> <br> | | 10 | 01<br>02<br>03<br>04<br>05<br>06<br>07 | <br> 07<br> 10<br> 11<br> 00<br> 01<br> 02<br> 03<br> 04<br> 05<br> 06 | <br> <br> X | X | <br> <br> <br> | <br> <br> 0 <u>&lt;</u> RP <u>&lt;</u> 11 | <br> Not<br> Valid<br> <br> | | 15 | 01<br>02<br>03<br>04<br>05<br>06<br>06<br>07 | 07<br>10<br>11<br>00<br>01<br>02<br>03<br>04<br>05 | 22 <br> 23 <br> 24 <br> 20 <br> 21 | 10<br>11<br>20 | <br> 02<br> 03<br> 04<br> 00<br> 01<br> | <br> O | <br> Valid<br> Valid<br> I<br> I | | 20 | 01<br>02<br>03<br>04<br>05<br>05<br>06<br>07 | 07<br>10<br>11<br>00<br>01<br>02<br>03<br>04<br>05<br>06 | 27 <br>30 <br>31 <br>20 <br>21 <br>22 <br>23 <br>24 <br>25 <br>26 | 30<br>31<br>20<br>21<br>22<br>23<br>24<br>25 | 07<br> 10<br> 11<br> 00<br> 01<br> 02<br> 03<br> 04<br> 05<br> 06 | O ≰ RP ≰ 11<br> | <br> Valid<br> Valid<br> <br> <br> <br> | ### Notes RP = PP reconfiguration parameter RB = Barrel reconfiguration parameter Physical PP numbers are determined by the PP memory assigned to each PP THE RESERVE OF THE PROPERTY Selection of the select is the contract to the contract the form (x,y) and the second of o #### **CP INSTRUCTIONS** #### **CP INSTRUCTION FORMATS** #### NOTE Cyber 170 CP instructions use the rightmost 60 bits in the 64-bit word. The leftmost 4 bits are undefined. For these instructions, the most significant bit is bit 59 and the least significant bit is bit 0. Program instruction words are divided into 15-bit fields called parcels. The first parcel (parcel 0) is the highest-order 15 bits of the 60-bit word. The second, third, and fourth parcels (parcels 1, 2, and 3) follow in order. Figure I-4-1 shows possible parcel arrangements for instructions within a program instruction word. An instruction may occupy one, two, or four parcels. This arrangement depends upon the instruction format. When an instruction occupies two parcels, it must occupy two parcels within the same program word. A program word may be filled with a one parcel pass instruction or an instruction acting as a two-parcel pass instruction. These instructions are used to fill a program word when necessary to place a particular instruction in the first parcel of a program word or to avoid starting a two-parcel instruction in the fourth parcel of a program word. Pass instructions may also be used for branch entry points because a branch instruction destination address must begin with a new word. One-parcel pass instructions are 460xx through 463xx. Instructions 60xxx through 62xxx may be used as two-parcel pass instructions by setting the i instruction designator to zero. Refer to table I-4-1 for CP instruction designators. CP instructions Oll and Ol2 have special properties. They are 60-bit double instructions which must start at parcel O. The programmer has the option of providing a branch instruction at parcels 2 and 3 in the same instruction word, (to an error handling software routine), or filling this space with pass instructions. Refer to instructions Oll and Ol2. Instructions 013 and 464 through 467 are 60-bit instructions which must start at parcel 0. They ignore any information in parcels 2 and 3; however, these parcels are normally set to all zeros. Figure I-4-1. CP Instruction Parcel Arrangement ## TABLE I-4-1. CENTRAL PROCESSOR INSTRUCTION DESIGNATORS | Designator | Use | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Opcode | 6-bit/9-bit field specifying instruction operation code | | i | 3-bit code specifying one of eight registers | | j | 3-bit code specifying one of eight registers | | jk | 6-bit code specifying amount of shift or mask | | k | 3-bit code specifying one of eight registers | | к | 18-bit operand or address | | × | Unused designator | | A | One of eight 18-bit address registers | | В | One of eight 18-bit index registers; BO is fixed and equal to zero | | х | One of eight 60-bit operand registers | | () | Content of the word at a CM address | | C1* | Offset (character address) of the first character in the first word of the source field. | | C2# | Character address of the first character in the first word of the result field. | | K1* | 18-bit address indicating the CM location of the first (leftmost) character of the source field. | | K2* | 18-bit address indicating the CM location of the first (leftmost) character of the result field. | | LL* | Lower 4 bits of the field length (character count) for a move or compare instruction; used with LU to specify field length. | | LU# | Upper 9 bits of the field length; (character count) for indirect move instruction or the upper 3 bits for direct instructions; used with LL to specify field length. | ATURS The CP executes instructions in CYBER 170 job mode, in CYBER 170 monitor mode, or in an executive state, and changes these through CYBER 170 exchange jumps. Such exchanges are caused by CP instruction 013, PP instructions 2600, 2610, and 2620, or by hardware-detected error conditions. Hardware caused exchanges are also called error exits; most of these can be enabled/disabled by setting/clearing bits in the CYBER 170 exchange package. Refer to CYBER 170 Exchange Jump, Executive state, and Error Response, section 5 of this part. A hardware flag called the CYBER 170 monitor flag (MF) when set/clear indicates that the CP is in the CYBER 170 monitor/job mode. Executive state provides CYBER 170 environment at initialization, interacts with the central processor error detection logic, and is invoked when a CYBER 170 halt occurs. The executive state is invisible to the applications programmer. #### **CP INSTRUCTION DESCRIPTIONS** **CP OPERATING MODES** The instruction descriptions are in numerical order. The shaded areas, like those in the following 00xxx and 010xK instruction formats, indicate unused bits. The unused bits are ignored by the CP. 00xxx Error Exit to MA when CYBER 170 PS MF Clear Interrupt to Executive Mode when CYBER 170 MF Set This instruction causes an illegal instruction error exit. CYBER 170 MF is the hardware monitor flag. Refer to Illegal Instructions, section 5 of this part. 010xK Return Jump to K RJ This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction writes a special word into CM at relative address K. The current program sequence then terminates by a jump to address K plus 1. The word stored in memory contains a jump instruction which causes an unconditional jump to the address of this return jump instruction plus 1. This instruction calls a subroutine and inserts execution of the subroutine between execution of this instruction word and the following instruction word. Instructions appearing after the return jump instruction in the instruction word are not executed. The called subroutine exit must be at address K. The called subroutine entrance address must be K plus 1. <sup>\*</sup> Applicable to compare/move instructions only. This instruction stores a 60-bit word at address K in memory. The upper half of this word contains an unconditional jump (0400) instruction with an address which is equal to the current program address plus 1. The lower half of the stored word is all zeros. The octal digits in the stored word then appear as illustrated with the x field indicating the location of the current program address plus 1. K 0400x xxxxx 00000 00000 Subroutine exit K + 1 yyyyy yyyyy yyyyy yyyyy Subroutine entrance OlljK Block Copy Bj + K Words from REC Bj+K UEM to CM | 59 | 51 | 47 | | 30 29 | ) | | | | 0 | |-----|----|----|---|-------------|-------|-----|------|------|----| | 0.1 | 11 | j | K | $\neg \neg$ | INST. | FOR | HALF | EXIT | _1 | This instruction copies a block of Bj plus K consecutive words from unified extended memory (UEM) to CM, beginning at address AO plus RAC in CM and address XO plus RAE in UEM. It leaves Bj, XO and AO unchanged. Bj and K are both signed 18-bit one's complement numbers, making it possible to transfer a maximum of 131,071 60-bit words. If Bj plus K is zero, the instruction acts as a 60-bit pass instruction. when the block copy flag is set, the destination CM address is calculated using the value in bits 30 through 50 of the XO register rather than the AO register. Bits 51 through 59 must be set to zero. Results are undefined if these bits are not zero. If bit 21 or 22 of the result of X0 plus RAE is a one, zeroes are transferred and the next instruction is taken from parcel 2 of the same instruction word. If this is not the case, the next instruction is taken from parcel 0 of the next instruction word. Also, the execution of the Olljk instruction may be interrupted; if this occurs, execution is restarted from the beginning. Refer to Block Copy Instructions, section 5 of this part. This instruction is illegal if the instruction does not start in parcel 0 or the UEM enable flag in the CYBER 170 exchange package is clear. If Bj plus K is negative, an address range error exit takes place. If the source field and the destination field overlap in physical memory, the final contents of the destination field are undefined. Ol2jK Block Copy Bj + K Words from WEC Bj+K CM to UEM) | 59 | 51 | | 47 | | 30 | 29 | | | | 0 | |----|----|---|----|---|----|-------|-----|------|------|---| | 01 | 2 | j | | K | | INST. | FOR | HALF | EXIT | | This instruction copies a block of Bj plus K consecutive words from CM to UEM, beginning at address XO plus RAE in UEM and address AO plus RAC in CM. It leaves Bj, XO and AO unchanged. Bj and K are both signed 18-bit one's complement numbers, making it possible to transfer a maximum of 131,071 60-bit words. If Bj plus K is zero, the instruction acts as a 60-bit pass instruction. When the block copy flag is set, the source CM address is calculated using the value in bits 30 through 50 of the XO register rather than the AO register. Bits 51 through 59 must be set to zero. Results are undefined if these bits are not zero. If bit 21 or 22 of the result of XO plus RAE is a one, the next instruction is taken from parcel 2 of the same instruction word. If this is not the case, the next instruction is from parcel 0 of the next instruction word. Also, the execution of the Ol2jk instruction may be interrupted; if this occurs, execution is restarted from the beginning. Refer to Block Copy Instructions, section 5 of this part. This instruction is illegal if the it does not start in parcel 0 or the UEM enable flag in the CYBER 170 exchange package is clear. If Bj plus K is negative, an address range error exit takes place. If the source field and the destination field overlap memory, the final contents of the destination field are undefined. 013jK Central Exchange Jump to XJ Bj+K Bi + K when CYBER 170 MF Set Monitor Exchange Jump to MA when CYBER 170 MF Clear This instruction must start at parcel 0. Also, a CYBER 170 exchange package must be ready at address Bj plus K or at address MA. This instruction stores P plus 1 into the outgoing CYBER 170 exchange package in hardware and then exchanges this CYBER 170 exchange package with the CYBER 170 exchange package stored in memory. If, at the beginning of the instruction, CYBER 170 MF is set, then the incoming CYBER 170 exchange package starts at absolute address Bj plus K. If, at the beginning, CYBER 170 MF is clear, then the j and K fields of the instruction are ignored, and the incoming CYBER 170 exchange package starts at absolute address MA which is obtained from the outgoing CYBER 170 exchange package. In either case, CYBER 170 MF is toggled and the outgoing CYBER 170 exchange package is stored beginning at the same CM address from where the incoming CYBER 170 exchange package is obtained. Also, the jump is always to relative address P, parcel O, from the new CYBER 170 exchange package. Refer to CYBER 170 Exchange Jumps, section 5 of this part. 014jk Read One Word from (Xk + RAE) RXj Xk to Xj This instruction is illegal if the UEM enable flag in the CYBER 170 exchange package is clear. This instruction reads the 60-bit word from UEM location Xk plus RAE into Xj. Xk is less than FLE. Ol5jk Write One Word from Xj to WXj Xk (Xk + RAE) 14 65320 015 | j | k This instruction is illegal if the UEM enable flag in the CYBER 170 exchange package is clear. This instruction writes the 60-bit word from Xj into the UEM location Xk plus RAE. Xk is less than FLE. 016jk Read Free Running Counter This instruction transfers the current contents of the 48-bit free running counter to the Xj register. The leftmost twelve bits of Xj are set to zero. The k field is ignored. This instruction is a single parcel instruction that can be located in any parcel. 017jk Illegal Instruction Refer to Illegal Instructions, section 5 of this part. 02ixK Jump to (Bi) + K JP This two-parcel instruction uses the lower-order 18 bits as operand K. The instruction causes the current program sequence to terminate with a jump to address Bi plus K in CM. This instruction allows computed branch point destinations. This is the only instruction in which a computed parameter can specify a program branch destination address. All other jump instructions have preassigned destination addresses. The quantities in Bi and operand K are added in an 18-bit one's complement mode. The result is treated as an 18-bit positive integer which specifies the beginning address in CM for the new program sequence. The remaining instructions, if any, in the instruction word do not execute. 030jK Branch to K if $$(Xj) = 0$$ ZR | 29 21 | 20 18 1 | .7 0 | | |-------|----------|------|---| | 030 | <u> </u> | K | ı | This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The branch to address K occurs only on the following conditions. The current program sequence continues for all other cases. (Xj) = 7777 7777 7777 7777 7777 (negative zero) This instruction branches on a zero result from either a fixed-point or a floating-point operation. 031jK Branch to K if (Xj) 0 | 29 | 21 | 20 1 | 8 17 | 0 | |-----|----|------|------|---| | 03: | L | i .i | T | K | This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The program sequence continues only on the following conditions. The branch to address K occurs for all other cases. (Xj) = 7777 7777 7777 7777 7777 (negative zero) This instruction branches on a nonzero result from either a fixed-point or a floating-point operation. 032jK Branch to K if (Xj) is Positive Pl | 29 | 21 | 20 | 18 | 17 | 0 | | |------|----|----|----------|----|---|---| | 1 03 | 2 | | <b>.</b> | | K | ı | This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The branch decision for this instruction is based on the value of the sign bit in Xj. This instruction branches on a positive result from either a fixed-point or a floating-point operation. 033jK Branch to K if (Xj) is Negative NG | 29 | 21 | 20 18 | 17 | | 0 | |------|----|-------|----|---|---| | 1 03 | 33 | l j | 1 | K | | This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The branch decision for this instruction is based on the value of the sign bit in Xj. This instruction branches on a negative result from either a fixed-point or a floating-point operation. 034jK Branch to K if (Xj) is in Range IR | | 29 21 | 20 18 | 17 | 0 | |---|-------|-------|----|---| | 1 | 034 | 1 | K | | This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The program sequence continues only on the following conditions. The branch to address K occurs for all other cases. Continue if: (Xj) = 3777 xxxx xxxx xxxx xxxx xxxx (positive overflow) (Xj) = 4000 xxxx xxxx xxxx xxxx (negative overflow) This instruction branches on a floating-point quantity within the floating-point range. The value of the coefficient is ignored in making this branch test. An underflow quantity is considered in range for purposes of this test. 035jK Branch to K if (Xj) is Out of Range OF 29 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The branch to address K occurs only on the following conditions. The current program sequence continues for all other cases. Jump to K if: (Xj) = 3777 xxxx xxxx xxxx xxxx (positive overflow) (Xj) = 4000 xxxx xxxx xxxx xxxx (negative overflow) 036jK Branch to K if (Xj) is Definite DF 29 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of Xj. The program sequence continues only on the following conditions. The branch to address K occurs for all other cases. Continue if: (Xj) = 1777 xxxx xxxx xxxx xxxx (positive indefinite) (Xj) = 6000 xxxx xxxx xxxx xxxx (Xj) = 6000 xxxx xxxx xxxx xxx (negative indefinite) This instruction branches on a floating-point quantity which may be out of range but is still defined. The value of the coefficient is ignored in making this branch test. An overflow quantity or an underflow quantity is considered defined for purposes of this test. 037jK Branch to K if (Xj) is Indefinite ID 29 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon the content of the Kj register. The branch to address K occurs only on the following conditions. The current program sequence continues for all other cases. Jump to K if: (Xj) = 1777 xxxx xxxx xxxx xxxx (positive indefinite) (Xj) = 6000 xxxx xxxx xxxx xxxx (negative indefinite) This instruction branches on a floating-point quantity which is not defined. The value of the coefficient is ignored in making this branch test. An overflow quantity or an underflow quantity is considered defined for purposes of this test. 04ijK Branch to K if (Bi) = (Bj) EO 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon a comparison of the contents of the Bi and Bj registers. The branch to address K occurs only if the two quantities are identical on a bit-by-bit comparison basis. The current program sequence continues for all other cases. This instruction branches on an index equality test. A quantity consisting of all zeros and a quantity consisting of all ones are not equal for this test. 05ijK Branch to K if (Bi) ∮ (Bj) NE 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon a comparison of the contents of the Bi and Bj registers. The program sequence continues only if the two quantities are identical on a bit-by-bit comparison basis. The branch to address K occurs for all other cases. This instruction branches on an index inequality test. A quantity consisting of all zeros and a quantity consisting of all ones are not equal for this test. 06ijK Branch to K if (Bi)≥ (Bj) GE 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon a comparison of the contents of Bi and Bj. Both quantities are treated as signed integers. The branch to address K occurs if the content of Bi is greater than or equal to the content of Bj. The current program sequence continues if the content of Bi is less than Bj. This instruction branches on an index threshold test. A positive zero quantity is considered greater than a negative zero quantity. 07ijK Branch to K if (Bi) < (Bj) LT This two-parcel instruction uses the lower-order 18 bits as operand K. Execution of this instruction causes the program sequence to terminate with a jump to address K in CM or to continue with the current program sequence, depending upon a comparison of the contents of Bi and Bj. Both quantities are treated as signed integers. The branch to address K occurs if the content of Bi is less than the content of Bj. The current program sequence continues if the content of Bi is greater than or equal to the content of Bj. This instruction branches on an index threshold test. A positive zero quantity is considered greater than a negative zero quantity. 10ijx Transmit (Xj) to Xi BXi Xj This instruction transfers a 60-bit word from Xj into Xi. This instruction moves data from one X register to another X register. No logical function is performed on the data. llijk Logical Product of (Xj) and (Xk) to Xi BXi\*Xk This instruction reads operands from two X registers, operates upon them to form a result, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. The result delivered to Xi is the bit-by-bit logical product of the two operands. Each of the 60 bits in Xj is compared with the corresponding bit in Xk to form a single bit in Xi. A sample computation is listed in octal notation to illustrate the operation performed and includes the four possible bit combinations that may occur. (Xj) = 7777 7000 0123 4567 1010 (Xk) = 0123 4567 0077 7700 1100 (Xi) = 0123 4000 0023 4500 1000 This instruction extracts portions of a 60-bit word during data processing. 12ijk Logical Sum of (Xj) and (Xk) to Xi BXi Sj+Xk This instruction reads operands from two X registers, operates upon them to form a result, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. The result delivered to Xi is the bit-by-bit logical sum of the two operands. Each of the 60 bits in Xj is compared with the corresponding bit in Xk to form a single bit in Xi. A sample computation is listed in octal notation to illustrate the operation performed and includes the four possible bit combinations that may occur. (Xj) = 0000 7777 0123 4567 1010 (Xk) = 0123 4567 7777 0000 1100 (Xi) = 0123 7777 7777 4567 1110 This instruction merges portions of a 60-bit word into a composite word during data processing. 13ijk Logical Difference of (Xj) and (Xk) to Xi BXi Xj-Xk ### 14 9865320 13 | i | j | k This instruction reads operands from two X registers, operates them to form a result, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. The result delivered to Xi is the bit-by-bit logical difference of the two operands. Each of the 60 bits in Xj is compared with the corresponding bit in Xk to form a single bit in Xi. A sample computation is listed in octal notation to illustrate the operation performed and includes the four possible bit combinations that may occur. (Xj) = 01237777012345671010 (Xk) = 0123 4567 7777 3210 1100 (Xi) = 0000 3210 7654 7777 0110 This instruction compares bit patterns or complements bit patterns during data processing. 14ixk Transmit Complement of (Xk) BXi -Xk to Xi 14 9 8 6 5 3 2 0 1 14 | 1 |/// k This instruction reads a 60-bit word from Xk, complements the word, and writes the result into Xi. This instruction changes the sign of a fixed-point or floating-point quantity. The instruction also inverts an entire 60-bit field during data processing. l5ijk Logical Product of (Xj) with BXi -Xk\*Xj Complement of (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a result, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. The result delivered to Xi is the bit-by-bit logical product of the value in Xj and the complement of the value in Xk. Each of the 60 bits in Xj is compared with the corresponding bit in Xk to form a single bit in Xi. A sample computation is listed in octal notation to illustrate the operation performed and includes the four possible bit combinations that may occur. (Xj) = 7777 7000 0123 4567 1010 (Xk) = 0123 4567 0007 7700 1100 (Xi) = 7654 3000 0120 0067 0010 This instruction extracts portions of a 60-bit word during data processing. 16ijk Logical Sum of (Xj) with BXi -Xk+Xj Complement of (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a result, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. The result delivered to Xi is the bit-by-bit logical sum of the value in Xj and the complement of the value in Xk. Each of the 60 bits in Xj is compared with the corresponding bit in Xk to form a single bit in Xi. A sample computation is listed in octal notation to illustrate the operation performed and includes the four possible bit combinations that may occur. (Xj) = 0000 7777 0123 4567 1010 (Xk) = 0123 4567 7777 0000 1100 (Xi) = 7654 7777 0123 7777 7677 This instruction merges portions of a 60-bit word into a composite word during data processing. 17ijk Logical Difference of (Xj) BXi -Xk-Xj with Complement of (Xk) to Xi ## 14 9865320 17 | i | j | k | This instruction reads operands from two X registers, operates upon them to form a result, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. The result delivered to Xi is the bit-by-bit logical difference of the value in Xj and the complement of the value in Xk. Each of the 60 bits in Xj is compared with the corresponding bit in Xk to form a single bit in Xi. A sample computation is listed in octal notation to illustrate the operation performed and includes the four possible combinations that may occur. (Xj) = 0123 7777 0123 4567 1010 (Xk) = 0123 4567 7777 3210 1100 (Xi) = 7777 4567 0123 0000 7667 This instruction compares bit patterns or complements bit patterns during data processing. 20ijk Left Shift (Xi) by jk LXi jk 14 9865 0 | 20 | i | jk This instruction reads one operand from Xi, shifts the 60-bit word left circularly by jk bit positions, and writes the resulting 60-bit word back into the same Xi register. The j and k designators are treated as a single 6-bit positive integer operand in this instruction. A left-circular shift implies that the bit pattern in the 60-bit word is displaced towards the highest-order bit positions. The bits shifted off the upper end of the 60-bit word are inserted in the lowest-order bit positions in the same sequence. The resulting 60-bit word has the same quantity of bits with values of one and zero as in the original operand. A sample computation is listed in octal notation to illustrate the operation performed. Initial (Xi) = 2323 6600 0000 0000 0111 jk = 12 (octal) Final (Xi) = 7540 0000 0000 0022 2464 This instruction, together with instruction 21, may be used whenever a data word is to be shifted by a predetermined amount. If the amount of shift is derived in the execution of the program, instruction 22 or 23 should be used. 2lijk Right Shift (Xi) by jk AXi jk 14 9 8 6 5 0 | 21 | i | jk This instruction reads one operand from Xi, shifts the 60-bit word right with sign extension by jk bit positions, and writes the resulting 60-bit word back into the same Xi register. The j and k designators are treated as a single 6-bit positive integer operand in this instruction. A right shift with sign extension implies that the bit pattern in the 60-bit word is displaced toward the lowest-order bit positions. The bits shifted off the lower end of the word are discarded. The highest-order bit positions are filled with copies of the original sign bit. Two sample computations are listed in octal notation to illustrate the operation performed. The first example contains a positive operand, and the second example contains a negative operand. Initial (Xi) = 2004 7655 0002 3400 0004 jk = 30 (octal) Final (Xi) = 0000 0000 2004 7655 0002 Initial (Xi) = 6000 4420 2222 0000 5643 jk = 10 (octal) Final (Xi) = 7774 0011 0404 4440 0013 This instruction, together with instruction 20, may be used whenever a data word is to be shifted by a predetermined amount. If the amount of shift is derived in the execution of the program, instruction 22 or 23 should be used. 22ijk Left Shifted (Xk) Nominally LXi Bj Xk (Bj) Places to Xi This instruction reads a 60-bit operand from Xk, shifts the data either left or right as specified by Bj, and writes the resulting 60-bit word into Xi. If the value in Bj is positive, the data is left shifted circularly the number of bit positions designated by the value in Bj. If the value in Bj is negative, the data is right shifted with sign extension the number of bit positions designated by the value in Bj. The sign of Bj is determined by Bj bit 17. A left circular shift implies that the bit pattern in the 60-bit word is displaced towards the highest-order bit positions. The bits shifted off the upper end are inserted in the lowest-order brositions in the same sequence. The resulting 60-bit word has the same quantity of bits with values of one and zero as in the original operand. A right shift with sign extension implies that the bit pattern in the 60-bit word is displaced towards the lowest-order positions. The bits shifted off the lower end are discarded. The highest-order bit positions are filled with copies of the original sign bit. Two sample computations are listed in octal notation to illustrate the operation performed. The first example contains a positive shift count resulting in a left circular shift, and the second example illustrates the right shift with sign extension. (Xk) = 2323 6600 0000 0000 0111 (Bj) = 00 0012 $(Xi) = 7540\ 0000\ 0000\ 0022\ 2464$ (Xk) = 1327 6000 0000 3333 2422 (Bj) = 77 7771 (Xi) = 0013 2760 0000 0033 3324 If Bj bits 6 through 10 are different from Bj bit 17 and Bj bit 17 is set, the shift count is greater than 63 (decimal) places right, and a result of positive zero is returned to Xk. Bj bits 11 through 16 are not tested by this instruction. 9 This instruction is used when the amount of shift is derived in the computation. The instruction is also used for correcting the coefficient of a floating-point number when the exponent has been unpacked into a B register. 23ijk Right Shifted (Xk) Nominally AXi Bj Xk (Bj) Places to Xi ### 14 9865320 | 23 | 1 | j | k | This instruction reads a 60-bit operand from Xk, shifts the data either left or right as specified by the content of Bj, and writes the resulting 60-bit word into Xi. If the value in Bj is positive, the data is right shifted with sign extension the number of bit positions designated by the value in Bj. If the value in Bj is negative, the data is left shifted circularly the number of bit positions designated by the value in Bj. The sign of Bj is determined by Bj bit 17. A left circular shift implies that the bit pattern in the 60-bit word is displaced towards the highest-order bit positions. The bits shifted off the upper end are inserted in the lowest-order bit positions in the same sequence. The resulting 60-bit word has the same quantity of bits with values of one and zero as in the original operand. A right shift with sign extension implies that the bit pattern in the 60-bit words is displaced towards the lowest-order bit positions. The bits shifted off the lower end of the word are discarded. The highest-order bit positions are filled with copies of the original sign bit. Two sample computations are listed in octal notation to illustrate the operation performed. The first example contains a positive shift count resulting in a right shift with sign extension, and the second example contains a negative shift count resulting in a left circular shift. (Xk) = 1327 6000 0000 3333 2422 (B.j) = 00 0006 (X1) = 0013 2760 0000 0033 3324 (Xk) = 2323 6600 0000 0000 0111 (Bj) = 77 7765 $(Xi) = 7540\ 0000\ 0000\ 0022\ 2464$ If Bj bits 6 through 10 are different from Bj bit 17 and Bj bit 17 is clear, the shift count is greater than 63 (decimal) places right, and a result of positive zero is returned to Xi. Bj bits 11 through 16 are not tested by this instruction. This instruction is used when the amount of shift is derived in the computation. The instruction is also used for correcting the coefficient of a floating-point number when the exponent has been unpacked into a B register. 24ijk Normalize (Xk) to Xi and Bj NXi Bj Xk This instruction reads one operand from Xk, performs a normalizing operation on this word in floating-point format, and delivers the normalized result to Xi. In addition, a positive integer shift count is sent to Bj. This shift count is the number of bit positions of shift required to normalize the original operand coefficient. The normalizing operation consists of repositioning the coefficient portion of the operand and then adjusting the exponent portion of the operand to leave the value of the result unaltered. The coefficient is shifted towards the higher-order bit positions of the word. The coefficient is shifted the minimum number of bit positions required to make bit 47 different from sign bit 59. This places the most significant bit of the coefficient in the highest-order position. The exponent is then decreased by the number of bit positions shifted. Two sample computations are listed in octal notation to illustrate the operation performed. The first example involves a positive floating-point number, and the second example involves a negative number. (Xk) = 2034 0047 6500 0000 2262 (Xi) = 2026 4765 0000 0022 6200 (Bj) = 00 0006 (Xk) = 5743 7730 1277 7777 5515 (Xi) = 5751 3012 7777 7755 1577 (Bj) = 00 0006 Normalizing a number with either a positive or negative zero coefficient sets a shift count in Bj to 48 (decimal) and enters Xi with positive zero. If Xk contains an infinite quantity (3777xxx...x or 4000xxx...x) or an indefinite quantity (1777xxx...x or 6000xxx...x), no shift takes place. The content of Xk is copied to Xi, and Bj is set to zero. Corresponding infinite and indefinite exit conditions are also set in the CP for exit mode action. If the exponent is less than negative 1777 with a zero coefficient, the contents of Xi and Bj are set to zero. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 25ijk Round Normalize (Xk) to Xi and Bj ZXi Bj Xk This instruction reads one operand from Xk, performs a rounding and then a normalizing operation in floating-point format, and delivers the round normalized result to Xi. In addition, a positive integer shift count is sent to Bj. This shift count is the number of bit positions of shift required to normalize the original operand coefficient. The rounding operation consists of adding a bit to the coefficient portion of the operand in a bit position immediately below the least significant bit position. This round bit has a value equal to the complement of the operand sign bit. The result increases the magnitude of the coefficient by one-half the value of the least significant bit. The normalizing operation consists of repositioning the coefficient and adjusting the exponent to leave the value of the resulting floating-point quantity unaltered. The coefficient is shifted towards the higher-order bit positions. The round bit is shifted along with the coefficient. The displacement is the minimum number of bit positions required to make bit 47 different from sign bit 59. This places the most significant bit of the coefficient in the highest-order bit position. The exponent is decreased by the number of bit positions shifted. Two sample computations are listed in octal notation to illustrate the normalizing operation performed. The first example involves a positive floating-point number, and the second example involves a negative number. (Xk) = 2034 0047 6500 0000 2262 (Xi) = 2026 4765 0000 0022 6420 (Bj) = 00 0006 (Xk) = 5743 7730 1277 7777 5515 (Xi) = 5751 3012 7777 7755 1537 (Bj) = 00 0006 If Xk contains either an infinite quantity (3777xxx...x or 4000xxx...x) or an indefinite quantity (1777xxx...x or 6000xxx...x), no shift takes place. The content of Xk is copied to Xi, and Bj is set to zero. Corresponding infinite and indefinite exit conditions are also set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 26ijk Unpack (Xk) to Xi and Bj UXi Bj Xk This instruction reads one operand from Xk, unpacks this word from floating-point format, and delivers the coefficient and exponents to Xi and Bj, respectively. The 60-bit word delivered to Xi consists of the lowest 48 bits unaltered from the original operand plus the upper 12 bits, each equal to the original sign bit. This is a signed integer equal to the value of the coefficient in the original operand. The 18-bit quantity delivered to Bj is asigned integer equal to the value of the exponent in the original operand. The 11-bit exponent field in the operand is altered to remove the bias and then sign extended to fill out the 18-bit quantity. The sign of the coefficient is removed in this process. Four sample sets of operands and unpacked results are listed in octal notation to illustrate the operation performed. These examples contain the four combinations of coefficient sign and exponent sign. - (Xk) = 2034 4500 3333 2000 0077 - (Xi) = 0000 4500 3333 2000 0077 - (Bj) = 00 0034 - (Xk) = 1743 4500 3333 2000 0077 - (Xi) = 0000 4500 3333 2000 0077 - (Bj) = 77 7743 - (Xk) = 5743 3277 4444 5777 7700 - (Xi) = 7777 3277 4444 5777 7700 - (Bj) = 00 0034 - (Xk) = 6034 3277 4444 5777 7700 - (Xi) = 7777 3277 4444 5777 7700 - (Bj) = 77 7743 This instruction converts a number from floating-point format to fixed-point format. 27ijk Pack (Xk) and (Bj) to Xi PXi Bj Xk #### 14 9865320 27 | i | j | k | This instruction reads the contents of Xk and Bj, packs them into a single word in floating-point format, and delivers this result to Xi. The coefficient for the value in Xi is obtained from the content of Xk, which is treated as a signed integer. The exponent for the value in Xi is obtained from the content of Bj, which is treated as a signed integer. The lowest-order 48 bits in Xi are copied directly from the lowest-order 48 bits in Xk. The sign bit in Xi is copied directly from the sign bit in Xk. The exponent field in Xi is derived from the value in Bj by extracting the lowest-order 11 bits in Bj and modifying this quantity for exponent bias and coefficient sign. Four sample sets of operands and packed results are listed in octal notation to illustrate the operation performed. These examples contain the four combinations of coefficient sign and exponent sign. - (Xk) = 0000 4500 3333 2000 0077 - (Bj) = 00 0034 - (Xi) = 2034 4500 3333 2000 0077 - (Xk) = 0000 4500 3333 2000 0077 - (Bj) = 77 7743 - (Xi) = 1743 4500 3333 2000 0077 - (Xk) = 7777 3277 4444 5777 7700 - (Bj) = 00 0034 - (Xi) = 5743 3277 4444 5777 7700 - (Xk) = 7777 3277 4444 5777 7700 - (Bj) = 77 7743 - (Xi) = 6034 3277 4444 5777 7700 This instruction converts a number in fixed-point format to floating-point format. 30ijk Floating Sum of (Xj) and (Xk) FXi Xj+Xk to Xi ### 14 9865320 30 | i | j | k | This instruction reads operands from two X registers, operates upon them to form a floating-point sum, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The sum of the quantities in Xj and Xk is delivered to Xi in floating-point format and is not necessarily normalized. The two operands are unpacked from floating-point format, and the exponents are compared. The coefficient with the smaller exponent is right shifted by the difference of the two exponents such that both coefficients are the same significance. The two coefficients are then added to form a 96-bit result. The upper half of the result is then selected as a coefficient and packed along with the larger exponent to form the result sent to Xi. If coefficient overflow occurs, the sum is right shifted one place, and the exponent is increased by If the two operands have unlike signs, the result coefficient may have leading zeros. No normalize operation is built into this instruction to correct this situation. A separate normalize instruction must be programmed if the result is to be kept in a normalized form. When the difference between the exponents is greater than 128 (decimal), the shifted sign bit is extended entire shifted the operand. Infinite (3777xxx...x 4000xxx...x) or or indefinite 6000xxx...x) or operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 3lijk Floating Difference of (Xi) and (Xk) to Xi FXi Xj-Xk ## 14 9865320 | 31 | i | j | k | This instruction reads operands from two X registers, operates upon them to form a floating-point difference, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The quantity in Xk from the quantity in Xj is delivered to Xi in floating-point format and is not necessarily normalized. The two operands are unpacked from floating-point format, and the exponents are compared. The coefficient with the smaller exponent is right shifted by the difference of the two exponents such that both coefficients are the same significance. The Xk coefficient is then subtracted from the Xj coefficient to form a 96-bit result. The upper half of the result is then selected and packed along with the larger exponent to form the result sent to Xi. If coefficient overflow occurs, the result is right shifted one place, and the exponent is increased by one. If the two operands have like signs, the result coefficient may have leading zeros. No normalize operation is built into this instruction to correct this situation. A separate normalize instruction must be programmed if the result is to be kept in a Infinite normalized form. (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 32ijk Floating Double-Precision Sum of DXi Xj+Xk (Xj) and (Xk) to Xi #### 14 9865320 32 | i | j | k | This instruction reads operands from two X registers, operates upon them to form a double-precision floating-point sum, and delivers the lower half of this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The sum of the quantities in Xj and Xk is delivered to Xi in floating-point format and is not necessarily normalized. The two operands are unpacked from floating-point format, and the exponents are compared. The coefficient with the smaller exponent is right shifted by the difference of the two exponents such that both coefficients are the same significance. The two coefficients are then added to form a 96-bit The lower half of the result is then selected and packed along with the larger exponent minus 48 (decimal) to form the result sent to Xi. If coefficient overflow occurs, the result is right shifted by one place, and the exponent is increased by one. Infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 33ijk Floating Double Precision Difference of (Xj) and (Xk) to Xi DXi Xj-Xk ### 14 9865320 | 33 | i | j | k | This instruction reads operands from two X registers, operates upon them to form a double-precision floating-point difference, and delivers the lower half of this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The result of subtracting the quantity in Xk from the quantity in Xj is delivered to Xi in floating-point format and is not necessarily normalized. The two operands are unpacked from floating-point format, and the exponents are compared. The coefficient with the smaller exponent is right shifted by the difference of the two exponents such that both coefficients are the same significance. The Xk coefficient is then subtracted from the Xj coefficient to form a 96-bit result. The lower half of the result is then selected and packed along with the larger exponent minus 48 (decimal) to form the result sent to Xi. If coefficient overflow occurs, the result is right shifted one place, and the exponent is increased by one. Infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 34ijk Round Floating Sum of (Xj) RXi Xj+Xk and (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a rounded floating-point sum, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The result is delivered to Xi infloating-point format and is not necessarily normalized. The round floating-point sum is a single-precision floating-point sum with a round bit (or bits) inserted before the add operation takes place. A round bit is always inserted in the coefficient with the larger exponent. If the two exponents are equal, the round bit is inserted in the coefficient for Xk. The round bit is equal to the complement of the sign bit and is inserted immediately to the right of the lowest-order bit in the coefficient. This has the effect of increasing the magnitude of the coefficient by one-half of the least significant bit. A second round bit is inserted in a corresponding manner to the other coefficient if both operands are normalized or have unlike signs. The second round bit is inserted before the coefficient has been shifted by the difference of the exponents. Infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 35ijk Round Floating Difference of RXi Xj-Xk (Xj) and (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a rounded floating-point difference, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The result of subtracting the quantity in Xk from the quantity in Xj is delivered to Xi in floating-point format and is not necessarily normalized. The round floating-point difference is a single-precision floating-point difference with a round bit (or bits) inserted before the subtract operation takes place. A round bit is always inserted in the coefficient with the larger exponent. If the two exponents are equal, the round bit is added to the coefficient for Xk. The round bit is equal to the complement of the sign bit and is immediately to the right of the lowest-order bit in the coefficient. This has the effect of increasing the magnitude of the coefficient by one-half of the least significant bit. A second round bit is inserted in a corresponding manner to the other coefficient if both operands are normalized or have like signs. The second round bit is inserted before the coefficient has been shifted by the difference of the exponents. Infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 36ijk Integer Sum of (Xj) and (Xk) to Xi IXi Xj+Xk This instruction reads operands from two X registers, operates upon them to form a 60-bit integer sum, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are signed integers. The resulting integer sum is delivered to Xi. Overflow is not detected. This instruction adds integers too large for handling by 50 through 77 instructions. The instruction also merges and compares data fields during data processing. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 37ijk Integer Difference of (Xj) IXi Xj-Xk and (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a 60-bit integer difference, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are signed integers. The result of subtracting the quantity in Xk from the quantity in Xj is delivered to Xi. Overflow is not detected. This instruction subtracts integers too large for handling by 50 through 77 instructions. The instruction also compares data fields during data processing. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 40ijk Floating Product of (Xj) and FXi Xj\*Xk (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a floating-point product, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The result is delivered to Xi in floating-point format. If both operands are normalized, the result is also normalized. If both operands are not normalized, the result is not normalized. The two operands are unpacked from floating-point format. The exponents are added with a correction factor to determine the exponent for the result. The coefficients are multiplied as signed integers to form a 96-bit integer product. The upper half of this product is extracted to form the coefficient for the result. If the original operands are normalized and the product has only 95 significant bits, a 1-bit left shift to normalize the result coefficient is done. The resulting exponent is reduced by one count in this case. If both operands are not normalized, the resulting double-precision product has less than 96 significant bits. No test is made for the position of the most significant bit. The upper 48 bits are readfrom the double-precision product register. Leading zeros occur in this result coefficient. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. This instruction is used in floating-point calculations where rounding of operands is not desired, such as in multiple-precision arithmetic and in calculations involving error analysis. Infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to floating-Point Arithmetic under CP Programming in section 5 of this part. 41ijk Round Floating Product of (Xj) RXi Xj\*Xk and (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a rounded floating-point product, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The result is delivered to Xi in floating-point format. If both operands are normalized, the result is also normalized. If both operands are not normalized, the result is not normalized. The two operands are unpacked from floating-point format. The exponents are added with a correction factor to determine the exponent for the result. The coefficients are multiplied as signed integers to form a 96-bit integer product. A rounding bit is added to bit position 46 of this product. The upper half of this product is extracted to form the coefficient for the result. If the original operands are normalized and the product has only 95 significant bits, a 1-bit left shift to normalize the result coefficient is done. The resulting exponent is reduced by one count in this case. If both operands are not normalized, the resulting double-precision product has less than 96 significant bits. No test is made for the position of the most significant bit. The upper 48 bits are read from the double-precision product register. Leading zeros occur in this result coefficient. This instruction is used in single-precision floating-point calculations. For multiple-precision calculations, the 40 and 42 instructions must be used. Infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands cause corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 42ijk Floating Double-Precision Product DXi Xj\*Xk of (Xj) and (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a double-precision floating-point product, and delivers the lower half of this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format and are not necessarily normalized. The lower half of the double-precision product is delivered to Xi in floating-point format and is not necessarily normalized. The operands are not rounded in this operation. The two operands are unpacked from floating-point format. The exponents are added to determine the exponent for the result. The result exponent is exactly 48 less than the exponent for a 40 instruction. The coefficients are multiplied as signed integers to form a 96-bit integer product. The lower half of this product is extracted to form the coefficient for the result. If the original operands are normalized and the double-precision product has only 95 significant bits, a 1-bit left shift to normalize the result coefficient is done. The resulting exponent is reduced by one count in this case. If both operands are not normalized, the resulting double-precision product has less than 96 significant bits. No test is made for the position of the most significant bit. The lower 48 bits are always read from the 96-bit product register. This instruction is used in multiple-precision floating-point calculations. This instruction also provides for integer multiplication capabilities where both operands have an exponent value of plus or minus zero, and neither coefficient has been normalized. The integer result sent to Xi is 48 bits with 60-bit sign extension. If the result exceeds 48 bits, the hardware does not detect an overflow. An overflow check can be made by executing a 40 instruction using the same two operands. If the result is nonzero, overflow is then indicated. An integer multiply operation is not intended to be used with normalized operands. Infinite 4000xxx...x) (3777xxx...x and or indefinite (1777xxx...x or 6000xxx...x) operands corresponding exit conditions to set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 43ijk Form Mask of jk Bits to Xi MXi jk This instruction generates a masking word using the j and k designators as parameters. No operands are read from operating registers. The j and k designators are treated as a single 6-bit octal quantity to designate the width of the masking field. A field of ones, beginning at the highest-order end of the word, is extended downward on a background of zeros. The completed masking word consists of one bits in the highest-order jk bit positions and zero bits in the remainder of the word. This masking word is then delivered to Xi. The following are sample parameters. j = 2 k = 4 Xi = 7777 7760 0000 0000 0000 This instruction generates variable width masks for logical operations. This instruction, together with a shift instruction, generally creates an arbitrary field mask faster than reading a pregenerated mask from CM. 44ijk Floating Divide (Xj) by (Xk) to Xi FXi Xj/Xk This instruction reads operands from two X registers, operates upon them to form a floating-point quotient, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format. The result of dividing the content of Xj by the content of Xk is delivered to Xi. If both operands are normalized, the quotient is also normalized. The remainder from the division process is discarded. The two operands are unpacked from floating-point format. The exponents are subtracted with a correction factor to determine the exponent for the result. The coefficient from Xj is positioned in a dividend register. The coefficient from Xk is trial-subtracted repeatedly from the dividend. The quotient bits are assembled in a quotient register. When 48 bits of the quotient are assembled, they are packed with the result exponent into floating-point format and delivered to Xi. If the exponent subtraction causes an underflow or overflow, an underflow or overflow result is returned even with the occurrence of a divide fault. If the dividend is not normalized, the quotient cannot be normalized. However, the quotient is correct even though there may be leading zeros in the coefficient. If the divisor is not normalized, the quotient may be incorrect. If the coefficient for the content of Xj is larger than the coefficient for the content of Xk by a factor of two or more, a divide fault causes an indefinite result to be returned to Xi. (Refer to Floating-Point Arithmetic under Central Processor Programming in section 5 of this part.) This instruction is used in floating-point calculations where rounding of operands is not desired. In multiple-precision division, this instruction must be followed by a multiplication of the quotient by the divisor and subtracted from the dividend to reconstruct the remainder. If infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands are used, corresponding exit conditions are set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 45ijk Round Floating Divide (Xj) RXi Xj/Xk by (Xk) to Xi This instruction reads operands from two X registers, operates upon them to form a rounded floating-point quotient, and delivers this result to a third X register. The operands for this instruction are in Xj and Xk. These operands are in floating-point format. The result of dividing the content of Xj by the content of Xk is delivered to Xi. If both operands are normalized, the quotient is also normalized. The remainder from the division process is discarded. The two operands are unpacked from floating-point format in this operation. The exponents are subtracted with a correction factor to determine the exponent for the result. The coefficient from Xj is positioned in a dividend register. The Xj quantity is modified by inserting a 2525...25 round pattern below the lowest-order bit of the dividend coefficient. The coefficient from Xk is trial-subtracted repeatedly from the dividend. The quotient bits are assembled in a quotient register. When 48 bits of the quotient are assembled, they are packed with the result exponent into floating-point format and delivered to Xi. If the dividend is not normalized, the quotient cannot be normalized. However, the quotient is correct even though there may be leading zeros in the coefficient. If the divisor is not normalized, the quotient may be incorrect. If the coefficient for the content of Xj is larger than the coefficient for the content of Xk by a factor of two or more, a divide fault occurs. A divide fault causes an indefinite result to be returned to Xi. (Refer to Floating-Point Arithmetic under Central Processor Programming in section 5 of this part.) This instruction is used in single-precision floating-point calculations where rounding of operands is desired to reduce truncation errors. If infinite (3777xxx...x or 4000xxx...x) or indefinite (1777xxx...x or 6000xxx...x) operands are used, corresponding exit conditions are set in the CP for exit mode action. For further information, refer to Floating-Point Arithmetic under CP Programming in section 5 of this part. 460xx through 463xx Pass NC These instructions fill program instruction words where necessary to match jump destinations with word boundaries. The j and k designators are ignored, and a nonzero value has no effect in this instruction. 464 through 467 Compare/Move instructions must appear in parcel 0 or be treated as illegal instructions. For better performance, recompile jobs to avoid use of CMU instructions. Data fields consisting of 6-bit characters may start or end with any character position (offset) of the 10 6-bit positions in each word. The character positions are designated as follows: For move instructions, a Kl designator specifies which CM word contains the first character of the source data field, and a Cl designator specifies the character position (offset) of the first character. The K2 designator specifies the CM location in which the first character of the result data field is placed, and the C2 designator specifies the first character position. For compare instructions, both data field addresses specify source fields. #### Example: If the instruction is K1=1000 and C1=3, the first character of the source field is in position 3 of location 1000. Therefore, the first character of the source field is 71. An address is out of range if Cl or C2 is greater than 9, Kl plus Nl is greater than the program field length for CM (FLC), or K2 plus N2 is greater than FLC. Nl equals the number of CM references made to the source data field starting at Kl, and N2 equals the number of CM references made to the result data field starting at K2. When an address-out-of-range condition occurs, the CMU instruction is not executed. LL is the lower 4 bits, and LU is the upper 9 bits of the field length designator in numbers of characters. The maximum length of the data fields for the move direct and the compare instructions is 127 (1778) characters. The maximum data field length for the move indirect instruction is 8191 (177778) characters. If L (LU and LL combined) is zero, the instruction becomes a pass. For overlapping move instructions, the address of the source field (specified by Kl) must be greater than the address of the result field (specified by K2) to provide proper field overlap. If Kl is less than K2, part of the source field is changed during execution, with the amount of change determined by the number of CM conflicts encountered. Overlapping fields should not contain more than 377 (octal) characters, because an exchange jump interrupts any compare/move operation having a decremented field length greater than 377 (octal). 464jK Move Indirect IM | <u>59</u> | 51 | 50 | 48 47 | | 30 29 | | | | | | 0 | ) | |-----------|----|----|-------|---|-------|----|-----|----|----|----|----|----| | 1 46 | 4 | j | L | k | 1// | 11 | 111 | 77 | 77 | 77 | 7/ | ٦, | Any instructions located in the lower two parcels of the instruction word do not execute. Bj plus K specifies a relative address in CM for the following descriptor word. The descriptor word specifies the movement of the source field to the result field. The movement is from left to right through the field. Register XO clears at the end of the execution. 465 Move Direct DM | <u>59 51 50</u> | 48 47 | 30 29 | 25 | 21 | 17 | 0 | |-----------------|-------|---------|----|----|----|----------| | 1 465 1 | ען ער | Kl LL | C1 | C2 | K2 | $\Box$ I | This instruction moves the source field to the result field as specified by the 60-bit instruction word. The field length is limited to a 7-bit count. 466 Compare Collated CC This instruction compares the field designated by K1,Cl with the field designated by K2,C2 as specified by the 60-bit instruction word. The compare is from left to right through the fields until two unequal characters are found. These two characters are then collated and referenced in the If field Kl is greater than field K2, set X0 to 0000 0000 0000 0000 0xxx. If field Kl is equal to field K2, set X0 to 0000 0000 0000 0000 0000. If field Kl is less than field K2, set X0 to 7777 7777 7777 7777 7777 7yyy where yyy is the complement of xxx. The value of the three octal numbers xxx, stored in XO, is determined by the equation L minus N equals xxx (L is the length of the field, and N is the number of pairs of characters that were collated equal prior to instruction termination). In other words, xxx is the number of pairs of characters not yet compared plus one. The AO register contains the starting word address of an 8-word, 64-character collate table (table I-4-2). This table must have been previously stored in consecutive CM locations. The collated value of a character is found by examining the collate table. The upper 3 bits of the character to be collated are added to AO to obtain the relative address of the word containing the collated value. The lower 3 bits of the character to be collated specify the character address of the collated value. ### Example: Suppose the character under examination is an octal 63. The 6 is added to the AO to form the word address. The 3 is used to pick the correct character from that word. The value of 63 is 63 in the collate table. TABLE I-4-2. COLLATE TABLE | Address | | С | olla | ting | Cha | ract | er L | ocat | ions | | |---------|----|----|------|------|-----|------|------|------|------|----| | AO | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | хх | хx | | A0+1 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | хx | хx | | A0+2 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | хx | xx | | A0+3 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | хx | хx | | A0+4 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | хх | хх | | A0+5 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | хx | хx | | A0+6 | 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | хx | хx | | A0+7 | 70 | 71 | 72 | 73 | 74 | 75 | 76 | 77 | хх | хх | 467 Compare Uncollated | 59 51 | 47 | 30 | 29 | 25 | 21 | 17 | 0 | |-------|----|----|----|----|----|----|---| | 467 | LU | Κl | LL | C1 | C2 | K2 | | This instruction is similar to the 466 instruction except that the collate table is not used. The XO register is set when the first pair of unequal characters is encountered or when the field length is exhausted. 47ixk Population Count of (Xk) to Xi CYT VI CII This instruction reads one operand from Xk, counts the number of one bits in the operand, and stores the count in Xi. The count delivered to Xi is a positive integer. If the operand is all ones, a count of 60 (decimal) is delivered to Xi. If operand is all zeros, a zero word is delivered to Xi. 50ijK Set Ai to (Aj) + K SAi Aj K | 29 | 24 | 23 | 21 | 20 | 18 | 17 | | 0 | |----|----|----|----|----|-----------|----|---|---| | 1 | 50 | j | | | <u>i </u> | | K | | This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Aj, forms the sum of the operand plus K, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the result back into CM. 5lijK Set Ai to (Bj) + K SAi Bj K This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Bj, forms the sum of the operand plus K, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the result back into CM. | 29 24 | 23 21 | 20 18 17 | 0 | |-------|-------|----------|---| | J 52 | i | l j l | K | This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Xj, forms the sum of the operand plus K, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the result back into CM. 53ijk Set Ai to (Xj) + (Bk) SAi Xi+Bk This instruction reads operands from Xj and Bk, forms the sum of the operands, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the result back into CM. 54ijk Set Ai to (Aj) + (Bk) SAi Aj+Bk This instruction reads operands from Aj and Bk, forms the sum of the operands, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the result back into CM. 55ijk Set Ai to (Aj) - (Bk) SAi Aj-Bk This instruction reads operands from Aj and Bk, subtracts the Bk operand from the Aj operand, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the results back into CM. 56ijk Set Ai to (Bj) + (Bk) SAi Bj+Bk This instruction reads operands from Bj and Bk, forms the sum of the operands, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6.7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the results back into CM. 57ijk Set Ai to (Bj) - (Bk) SAi Bj-Bk 14 9865320 57 | i | j | k | This instruction reads operands from Bj and Bk, subtracts the Bk operand from the Bj operand, and delivers the result to Ai. If the i designator is nonzero, a reference is made to CM using the result as the relative address. The type of reference is a function of the i designator value. i = 0 No CM reference i = 1,2,3,4,5 Read from CM to Xi i = 6,7 Write into CM from Xi This instruction obtains operands from CM for computation and delivers the result back into CM. 60ijK Set Bi to (Aj) + K SBi Aj K 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Aj, forms the sum of the operand plus K and delivers the result to Bi. The sum is formed in an 18-bit one's complement mode. This instruction is for address modification in the increment registers. SBi Bj K 29 24 23 21 20 18 17 0 61 | i | j | K This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Bj, forms the sum of the operand plus K, and delivers the result to Bi. The sum is formed in an 18-bit one's complement mode. 62ijK Set Bi to (Xj) + K SB1 Xj K 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Xj, forms the sum of the operand plus K, and delivers the result to Bi. The sum is formed in an 18-bit one's complement mode. 63ijk Set Bi to (Xj) + (Bk) SBi Xj+Bk 14 9865320 | 63 | i | j | k | This instruction reads operands from Xj and Bk, adds the operands, and delivers the result to Bi. The sum is formed in an 18-bit one's complement mode. 64ijk Set Bi to (Aj) + (Bk) SBi Aj+Bk 14 9865320 1 64 | i | j | k | This instruction reads operands from Aj and Bk, adds the operands, and delivers the result to Bi. The sum is formed in an 18-bit one's complement mode. 65ijk Set Bi to (Aj) - (Bk) SBi Aj-Bk 14 9865320 | 65 | i | j | k This instruction reads operands from Aj and Bk, subtracts the Ek operand from the Aj operand, and delivers the result to Bi. The difference is formed in an 18-bit one's complement mode. If the i designator is zero, this becomes a pass instruction. 660jk Read Central Memory at (Xk) to Xj CRXj Xk 14 65320 | 660 | j | k This instruction places into Xj the word at location (Xk), where Xk is a right-justified 21-bit relative word address. Bits 21 through 59 of Xk are ignored. Xk is less than FLC. 66ijk Set Bi to (Bj) + (Bk) i not equal 0 > 14 9 8 6 5 3 2 0 | 66 | 1 | 1 | k | This instruction reads operands from Bj and Bk, adds the operands, and delivers the result to Bi. The sum is formed in an 18-bit one's complement mode. 670jk Write Xj into Central Memory at (Xk) CWXj Xk 14 65320 | 670 | j | k This instruction places Xj into location (Xk) where Xk is a 21-bit relative word address. Bits 21 through 59 of Xk are ignored. Xk is less than FLC. 67ijk Set Bi to (Bj) - (Bk) i not equal 0 SBi Bj-Bk SBi Bj+Bk 14 9865320 67 | i | j | k | This instruction reads operands from Bj and Bk, subtracts the Bk operand from the Bj operand, and delivers the result to Bi. The difference is formed in an 18-bit one's complement mode. 70ijK Set Xi to (Aj) + K SXi Aj K 29 24 23 21 20 18 17 0 | 70 | i | j | K This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Aj, forms the sum of the operand plus K, and delivers the result to Xi. The sum is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit or the result into the upper 42 bit positions in Xi. 7lijK Set Xi to (Bj) + K SX1 Bj K 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Bj, forms the sum of the operand plus K, and delivers the result to Xi. The sum is formed in all-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. 72ijK Set Xi to (Xj) + K SXi Xj K 29 24 23 21 20 18 17 0 This two-parcel instruction uses the lower-order 18 bits as operand K. This instruction reads an operand from Xj, forms the sum of the operand plus K, and delivers the result to Xi. The sum is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. 73ijk Set Xi to (Xj) + (Bk) SXi Xj+Bk This instruction reads operands from Xj and Bk, adds the operands, and delivers the result to Xi. The sum is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. 74ijk Set Xi to (Aj) + (Bk) SXi Aj+Bk This instruction reads operands from Aj and Bk, adds the operands, and delivers the result to Xi. The sum is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. 75ijk Set Xi to (Aj) - (Bk) SXI Aj-Bk This instruction reads operands from Aj and Bk, subtracts the Bk operand from the Aj operand, and delivers the result to Xi. The difference is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. 76ijk Set Xi to (Bj) + (Bk) SXi Bj+Bk This instruction reads operands from Bj and Bk, adds the operands, and delivers the result to Xi. The sum is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. 77ijk Set Xi to (Bj) - (Bk) SXi Bj-Bk This instruction reads operands from Bj and Bk, subtracts the Bk operand from the Bj operand, and delivers the result to Xi. The difference is formed in an 18-bit one's complement mode. The 18-bit result is sign-extended by copying the highest-order bit of the result into the upper 42 bit positions in Xi. #### INSTRUCTION EXECUTION TIMING Approximate execution times for models 815 and 825 CP instructions are listed in table 1-4-3. These times are listed with the assumption that no conflicts occur. Execution delays result unless all the conditions listed in the timing notes column exist for the particular instruction. The numbers in the timing notes column refer to notes listed at the end of the table. ## NOTE These execution times are approximations only and subject to change without notice. Accurate timings can come only from benchmark tests. Control Data Corporation is not responsible for assumptions made based on the times listed here. | Timing <br>Group | Instructions | Notes | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | 2 Clocks | 10 Copy Xj to Xi 11 Logical Product 12 Logical Sum 13 Logical Difference 14 Complement 15 Logical Product, Comp | | | | 52 Ai = Xj + K<br> 53 Ai = Xj + Bk<br> 54 Ai = Aj + Bk<br> 55 Ai = Aj - Bk<br> 56 Ai = Bj + Bk<br> 57 Ai = Bj - Bk<br> 60 Bi = Aj + K<br> 61 Bi = Bj + K<br> 62 Bi = Xj + Bk<br> 63 Bi = Xj + Bk<br> 64 Bi = Aj + Bk<br> 65 Bi = Aj = Bk<br> 66 Bi = Bj + Bk | 1 = 0<br>1 0 | | | 16 Logical Sum, Comp<br> 17 Logical Diff, Comp<br> 20 Shift Left Circ<br> 21 Shift Right<br> 43 Form Mask | | | | | 6 clocks/word | | 9 Clocks | 50 A1 = AJ + K | i = 6-7 | | Timing | | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | Group | Instructions | Notes | | | 22 Shift Xk by Bi 23 Shift Xk by Bi Comp 50 Ai = Aj + K 51 Ai = Bj + K 52 Ai = Xj + K 53 Ai = Xj + Bk 54 Ai = Aj + Bk 55 Ai = Aj - Bk 56 Ai = Bj + Bk 57 Ai = Bj - Bk | Right shift<br> " "<br> i = 1-5<br> "<br> "<br> "<br> "<br> " | | Clocks | O10 Return Jump<br> O15 Write to UEM<br> 25 Round & Norm<br> 660 Read CM at (Xk) | <br> | | 21-24<br>Clocks | 670 Write Xj into CM<br> <br> | Model 815 only | | Clocks | 02 | Branch Taken """ """ """ """ """ """ """ | | Clocks | 33 Floating DP Diff | Model 815 only<br>Model 815 only | | 27-36 <br>Clocks | 660 Read CM at (Xk) | Model 815 only | | 100-110 <br>Clocks | 40 Floating Product 41 Floating Product Round 42 Floating DP Product | Model 825 only<br>Model 825 only<br>Model 825 only | | Clocks | 41 Floating Product Round <br>42 Floating DP Product | Model 815 only<br>Model 815 only<br>Model 815 only | | 130 <br>Clocks | 44 Floating Divide<br>45 Floating Divide Round | Model 825 only<br>Model 825 only | | 150 <br>Clocks | 44 Floating Divide<br>45 Floating Divide Round | Model 815 only<br>Model 815 only | | 212<br>Clocks | 013 Exchange | | | 5-500 | 47 Population Count | | # PP INSTRUCTIONS ## PP INSTRUCTIONS FORMATS Figure I-4-2 shows PP instruction formats. PP instructions are 16 or 32 bits long. In instruction descriptions, the operation code is given either by two or three octal digits. The third digit, when used, indicates the state of the s-bit (zero or one) in I/O instructions. (Refer to table I-4-4.) The upper 4 bits of the PP instructions must be zero to ensure that the instructions operate as defined in this section. | 15 12 | 11 | 6 | 5 | 0 | |-------|----|------|---|---| | ZEROS | OP | CODE | | d | | 31 | 28 | 27 | 22 | 21 | 1 | 6 15 | 12 | 11 | 0 | |-----|----|----|------|----|---|------|-----|------|---| | ZER | os | OP | CODE | | d | ZE | ROS | | m | | | P | | | | | - | | P+l- | | | 31 | 28 27 | 22 | 20 1 | 6 15 12 1 | .1 0 | |------|----------|--------|------|-----------|------| | ZER | OS OPC | ODE s | c | ZEROS | m | | 1=== | | -P | | _ | -P+1 | Figure I-4-2. PP Instruction Formats TABLE I-4-4. PP NOMENCLATURE | I | Term | Description | |---|--------|---------------------------------------------------------------------------------------------------------| | | Opcode | Specifies instruction operation code | | | s | Specifies I/O instruction sub-code | | | C | Specifies channel number | | | A | Refers to the A register (arithmetic register) or the content of the A register | | | (A) | Refers to the content of the word at<br>the CM address specified by the A<br>register | | | P | Refers to the P register or to the content of the P register (program address register) | | | R | Refers to the R register or to the content of the R register (relocation register) | | | (d) | Refers to the content of the word at<br>the PP memory address specified by the<br>d field (direct mode) | | | ((d)) | Refers to the content of the word at the PP memory address specified by the | ### PP DATA FORMAT Figure I-4-3 shows PP data format and how 12-bit data is packed into 64-bit CM words or unpacked from 64-bit CM words. 60-BIT DATA WORD IN CENTRAL MEMORY | LOCATION | 15 12 11 | 0 | |----------|----------|----| | d | ZEROS | a | | d+l | ZEROS | b | | d+2 | ZEROS | C | | d+3 | ZEROS | d | | d+4 | ZEROS | ее | 60-BIT DATA WORD IN PP MEMORY Figure I-4-3. PP Data Format #### PP RELOCATION REGISTER FORMAT Figure I-4-4 shows PP relocation (R) register format. This register is loaded-from/stored-into PP memory by instructions 24 and 25 (load/store R register). RELOCATION REGISTER IN PP HARDWARE | LOCATION | 15 | 12 | 9 | | 0 | |----------|-------|-----|-----|---|---| | đ | ZEROS | 110 | 001 | a | | | d+l | ZEROS | 5 | | b | | RELOCATION REGISTER IN PP MEMORY Figure 1-4-4. PP Relocation (R) Register Format ### PP INSTRUCTION DESCRIPTIONS PP instruction descriptions are in numerical order. Refer to section 5, Programming Information. This instruction specifies that no operation is to be performed. The instruction provides a means of padding out a program. Oldm Long jump to m + (d) LJM m,d | 31 28 | 27 22 | 21 16 | 15 12 11 | 0 | |-------|-------|-------|----------|-----| | 100 | 01 | d | 1 00 1 | m | | | P | | | P+1 | This instruction jumps to the address given by m plus the content of location d. If d equals zero, m is not modified. 02dm Return Jump to m + (d) RJM m,d | 3 | 1 28 | 27 | 22 21 | : | 16 15 | 12 | 11 | 0 | |----|------|----|-------|---|-------|----|-----|---| | 1_ | 00 | 02 | | d | 1 0 | 0 | m | | | - | | P | | | | | P+1 | i | This instruction jumps to the address given by m plus the content of location d. If d equals zero, m is not modified. The current program address (P) plus 2 is stored at the jump address. The next instruction starts at the jump address plus 1. The subprogram exits with a long jump or normal sequencing to the jump address minus 1, which in turn contains a long jump, 0100. This returns the original program address plus 2 to the P register. 03d Unconditional Jump d UJN d This instruction provides an unconditional jump to any address up to 31 (decimal) locations forward or backward from the current program address. The value of d is added to the current program address. If d is positive (01 through 37), 0001 through 0037 is added, and the jump is forward. If d is negative (40 through 76), 7740 through 7776 is added, and the jump is backward. When d equals 00 or 77, the program hangs and requires a deadstart to restart the system. 04d Zero Jump d ZJN d This instruction provides a conditional jump to any address up to 31 (decimal) locations forward or backward from the current program address. If the content of the A register is zero, the jump is taken. If the content of A is nonzero, the next instruction executes from P plus 1. Negative zero (777777) is treated as nonzero. For interpretation of d, refer to the 03 instruction. | | 15 | 12 | 11 | | 6 | 5 | | 0 | |---|----|----|----|----|---|---|---|----| | ١ | 00 | 0 | | 05 | | | d | ٦, | This instruction provides a conditional jump to any address up to 31 (decimal) locations forward or backward from the current program address. If the content of the A register is nonzero, the jump is taken. If the content of A is zero, the next instruction executes from P plus 1. Negative zero (777777) is treated as nonzero. For interpretation of d, refer to the 03 instruction. 06d Plus Jump d PJN d | | 15 | 12 | 11 | | 6 | 5 | C | ) | |---|----|----|----|----|---|---|---|---| | 1 | 00 | ) | | 06 | | | d | Ī | This instruction provides a conditional jump to any address up to 31 (decimal) locations forward or backward from the current program address. If the sign of the A register is positive, the jump is taken. If the sign of A is negative, the next instruction executes from P plus 1. Positive zero is treated as a positive quantity. Negative zero is treated as a negative quantity. For interpretation of d, refer to the 03 instruction. 07d Minus Jump d MJN d | 15 | 12 | 11 | 6 5 | | 0 | |----|----|----|-----|---|---| | 00 | | 07 | | d | ı | This instruction provides a conditional jump to any address up to 31 (decimal) locations forward or backward from the current program address. If the content of the A register is negative, the jump is taken. If the content of A is positive, the next instruction execute from P plus 1. Positive zero is treated as a positive quantity. Negative zero is treated as a negative quantity. For interpretation of d, refer to the 03 instruction. 10d Shift d SHN d This instruction shifts the content of the A register right or left d places. If d is positive (00 through 37), the shift is left circular. If d is negative (40 through 77), the shift is right (end-off with no sign extension). Thus, d equal to 06 requires a left shift of six places; d equal to 71 requires a right shift of six places. lld Logical Difference d LMN d | | 15 | 12 | 11 | | 6 | 5 | | 0 | |---|-----|----|----|----|---|----------|---|---| | 1 | . 0 | 0 | | 11 | | <u> </u> | d | | This instruction forms the bit-by-bit logical difference of d and the lower 6 bits of A in the register in A. This is equivalent to complementing individual bits of A that correspond to bits of d that are one. The upper 12 bits of A are not altered. 12d Logical Product d LPN d This instruction forms the bit-by-bit logical product of d and the lower 6 bits of the A register and leaves this quantity in the lower 6 bits of A. The upper 12 bits of A are zero. 13d Selective Clear d SCN d This instruction clears any of the lower 6 bits of the A register where corresponding bits of d are one. The upper 12 bits of A are not altered. 14d Load d LDN d This instruction clears the A register and loads d. The upper 12 bits of A are zero. 15d Load Complement d LCN d This instruction clears the A register and loads the complement of d. The upper 12 bits of A are one. 16d Add d ADN d This instruction adds d (treated as a 6-bit positive quantity) to the content of the A register. 17d Subtract d SBN d This instruction subtracts d (treated as a 6-bit positive quantity) from the content of the A register. 20dm Load dm | | 31 | 28 | 27 | 22 | 21 | 16 | 15 | 12 | 11 | | <u>0</u> . | |---|----|----|----|----|----|----|----|----|----------|----|------------| | 1 | 00 | ) | | 20 | d | | 0 | 0 | <u> </u> | m | _! | | i | | | | -P | | | | | P+ | -1 | | This instruction clears the A register and loads an 18-bit quantity consisting of d as the upper 6 bits and m as the lower 12 bits. The content of the location (P plus 1) which follows the present program address (P) is read to provide m. 21dm Add dm ADC dm LDC dm | | 31 | 28 | 27 | 22 | 21 | 16 | 15 | 12 | TT | <del></del> . | |---|------|----|----|----|----|----|----------|----|-----|---------------| | 1 | - 00 | 0 | l | 21 | 1 | d | <u> </u> | 00 | m | | | İ | | | | P | | | T | | P+l | | This instruction adds to the A register the 18-bit quantity consisting of d as the upper 6 bits and m as the lower 12 bits. The content of the location (P plus 1) which follows the present program address (P) is read to provide m. 22dm Logical Product dm LPC dm | | | <u> </u> | P | | | P+1 | |----|----|----------|----|-------|-------|------| | 0 | 0 | 1 | 22 | d | 00 | m | | 31 | 28 | 27 | 22 | 21 16 | 15 12 | 11 0 | This instruction forms the bit-by-bit logical product of the content of the A register and the 18-bit quantity dm in A. The upper 6 bits of this quantity consist of d, and the lower 12 bits are the content of the location (P plus 1), which follows the present program address (P). 23dm Logical Difference dm LMC dm | 31 | 28 27 | 22 21 | 16 | 15 12 | 11 0 | | |----|-------|-------|----|-------|------|---| | 00 | 1 : | 23 | d | 00 | m | | | 1 | | -P | | | P+1 | ı | This instruction forms the bit-by-bit logical difference of the content of the A register and the 18-bit quantity dm in A. This is equivalent to complementing individual bits of A which correspond to bits of dm that are one. The upper 6 bits of the quantity consist of d, and the lower 12 bits are the content of the location (P plus 1), which follows the present program address (P). 24d Load R Register LRD d Figure I-4-4 shows R register format. If d is not equal to 0, this instruction loads the R register from PP memory locations d (rightmost 10 bits) and d plus 1 (next 12 bits). If d equals 0, the instruction is a pass. Figure I-4-4 shows R register format. If d is not equal to 0, this instruction stores the R register into PP locations d (rightmost 10 bits) and d plus 1 (next 12 bits). If d equals 0, the instruction is a pass. 2600 Exchange Jump EXN This instruction causes an unconditional exchange jump in the CP, leaving the CP CYBER 170 monitor flag unaltered. The new CYBER 170 exchange package begins at central memory location R plus A when the leftmost bit in A is set. When this bit is clear, A specifies the address. The PP waits until the exchange has been completed before proceeding with the next instruction. 2610 Monitor Exchange Jump MXN If the CP is in the CYBER 170 monitor mode, this instruction is a pass. If the CP is in the CYBER 170 job mode, it causes a CYBER 170 exchange jump in the CP, switching the CP to the CYBER 170 monitor mode (MF equals 1). The new CYBER 170 exchange package begins at central memory location R plus A when the leftmost bit in A is set. When this bit is clear, A specifies the address. The PP waits until the exchange has been completed before proceeding with the next instruction. 2620 Monitor Exchange Jump to MA If the CP is in CYBER 170 monitor mode, this instruction is a pass. If the CP is in CYBER 170 job mode, it causes a CYBER 170 exchange jump in the CP, switching the CP to CYBER 170 monitor mode (MF equals 1). The new CYBER 170 exchange package begins at the absolute address given in the MA field of the outgoing CYBER 170 exchange package. The PP waits until the exchange has been completed before proceeding with the next instruction. 27d Pass KPT d MAN This instruction is no operation. However, it generates a pulse to a testpoint (keypoint) for optional monitoring by external equipment. 15 12 11 6 5 0 This instruction clears the A register and loads the content at location d. The upper 6 bits of A are zero. 3ld Add (d) ADD d | 15 | 12 | 11 | | 6 5 | | 0 | |------------|----|----|----|-----|---|----------| | l <u> </u> | 0 | | 31 | | d | $\equiv$ | This instruction adds the content at location d (treated as a 12-bit positive quantity) to the A register. 32d Subtract (d) SBD d $$\begin{vmatrix} 15 & 12 & 11 & 6 & 5 & 0 \\ \hline 00 & 1 & 32 & 1 & d & 1 \end{vmatrix}$$ This instruction subtracts the content at location d (treated as a 12-bit positive quantity) from the A register. 33d Logical Difference (d) h dM.I This instruction forms in the A register, the bit-by-bit logical difference of the lower 12 bits of the A register and the content at location d. This is equivalent to complementing individual bits of A which correspond to bits in location d that are ones. The upper 6 bits are not altered. 34d Store (d) STD d This instruction stores the lower 12 bits of the A register at location d. 35d Replace Add (d) RAD d This instruction adds the quantity at location d to the content of the A register and stores the lower 12 bits of the result at location d. The result remains in A at the end of the operation and the original content of A is destroyed. 36d Replace Add One (d) AOD d This instruction replaces the quantity at location d with its original value plus 1. The result remains in the A register at the end of the operation, and the original content of A is destroyed. 37d Replace Subtract One (d) SOD d This instruction replaces the quantity at location d with its original value minus 1. The result remains in the A register at the end of the operation, and the original content of A is destroyed. 40d Load ((d)) LDI d This instruction clears the A register and loads a 12-bit quantity that is obtained by indirect addressing. The upper 6 bits of A are zero. Location d is read from PPM, and the word read is used as the operand address. 41d Add ((d)) ADI d This instruction adds to the content of the A register a 12-bit operand (treated as a positive quantity) obtained by indirect addressing. Location d is read from PPM, and the word read is used as the operand address. 42d Subtract ((d)) SBI o This instruction subtracts from the A register a 12-bit operand (treated as a positive quantity) obtained by indirect addressing. Location d is read from PPM, and the word read is used as the operand address. 43d Logical Difference ((d)) LMI d This instruction forms in the A register the bit-by-bit logical difference of the lower 12 bits of the A register and the 12-bit operand read by indirect addressing. Location d is read from PPM, and the word read is used as the operand address. The upper 6 bits of A are not altered. 44d Store ((d)) 15 12 11 6 5 0 This instruction stores the lower 12 bits of the A register at the location specified by the content of location d. 45d Replace Add ((d)) RAI d STI d This instruction adds the operand, which is obtained from the location specified by the content at location d, to the content of the A register. The lower 12 bits of the sum replace the original operand. The result remains in A at the end of the operation. 46d Replace Add One ((d)) AOI d | 15 | 12 | 11 | 6_ | 5 | | _0 | |------|----|----|----|---|---|----| | 1 00 | | 40 | 5 | | d | | This instruction replaces the operand, which is obtained from the location specified by the content at location d, by its original value plus 1. The result remains in the A register at the end of the operation, and the original content of A is destroyed. 47d Replace Subtract One ((d)) SOI d | 15 12 | 2 11 | | 6.5 | | 0 | |-------|------|----|-----|---|---| | 00 | ī | 47 | - I | d | | This instruction replaces the operand, which is obtained from the location specified by the content at location d, by its original value minus 1. The result remains in the A register at the end of the operation, and the original content of A is destroyed. 50dm Load (m+(d)) LDM m,d | 31 20 | <u> </u> | <u> </u> | 17 12 | <del></del> | |-------|----------|----------|-------|-------------| | 1 | P | | | P+1 | This instruction clears the A register and loads a 12-bit quantity. The upper 6 bits of A are zeros. The 12-bit operand is obtained by indexed direct addressing. The quantity m, read from PPM location P plus 1, serves as the base operand address to which the content of d is added. If d equals 0, the operand address is m, but if d is not equal to 0, m plus the content in d is the operand address. Thus, location d may be used as an index quantity to modify operand addresses. ADM m,d | | 31 | 28 | 27 | 2 | 2 2 | 21 | 16 | 15 | 12 | 11 | | 0 | |---|----|----|----|----|-----|----|----|----|-----|----|---|---| | - | 00 | | | 51 | - 1 | d | | 0( | ) [ | | m | | | - | | | | P | | | | | | P+ | 1 | | This instruction adds the 12-bit operand (treated as a positive quantity) read by indexed direct addressing (refer to 50 instruction) to the A register. 52dm Subtract (m+(d)) SBM m.d | ı | | | | P- | | | | | | | I | ?+1 | -1 | |---|-----|----|----|----|----|----|---|----|----|----|----|-----|----| | 1 | 00 | ) | | 52 | | | d | | 0 | 0 | 1 | m. | ٦, | | | 31_ | 28 | 27 | | 22 | 21 | | 16 | 15 | 12 | 11 | | 0 | This instruction subtracts the 12-bit operand (treated as a positive quantity) read by indexed direct addressing (refer to the 50 instruction) from the A register. 53dm Logical Difference (m+(d)) LMM m,d | 31 | 28 | 27 | 22 | 21 1 | 6 15 | 12 | 11 | 0 | |----|----|----|----|------|------|----|-----|---| | | 00 | 1 | 53 | [ d | 1 0 | 0 | | | | 1 | | | P | | - | | P+l | | This instruction forms the bit-by-bit logical difference of the lower 12 bits of the A register and a 12-bit operand obtained by indexed direct addressing (refer to the 50 instruction) in A. The upper 6 bits of A are not altered. 54dm Store (m+(d)) STM m,d | ı | | | | -P | | - | | P+l | 1 | |---|----|----|----|----|------|------|----|------|---| | 1 | 00 | ) | l | 54 | d | ( | 00 | m m | Ί | | | 31 | 28 | 27 | 22 | 21 1 | 6 15 | 12 | 11 0 | | This instruction stores the lower 12 bits of the A register in the location determined by indexed direct addressing (refer to 50 instruction). 55dm Replace Add (m+(d)) RAM m,d | | 31 2 | 28 | 27 | 22 | 21 | 16 | 15 | 12 | 11 | 0 | |-----|------|----|----|----|----|----|----|----|-----|---| | -1 | 00 | | 5 | 55 | d | | 00 | 0 | m | | | - 1 | | | | P | | | | | P+1 | | This instruction adds the operand, which is obtained from the location determined by indexed direct addressing, (refer to the 50 instruction) to the A register. The lower 12 bits of the sum replace the original operand in PPM. The result remains in A at the end of the operation, and the original content of A is destroyed. 56dm Replace Add One (m+(d)) AOM m,d | : | 31 2 | 8 | 27 | | 22 | 21 | | 16 | 15 | 12 | 11 | | 0 | |----|------|---|----|----|----|----|---|----|----|----|----|---|---| | 1 | 00 | ╗ | | 56 | | | đ | | 0 | 0 | 1 | m | ( | | 1- | | | | -P | | | | | | | P+ | 1 | | This instruction replaces the operand, which is obtained from the location determined by indexed direct addressing, (refer to 50 instruction) by its original value plus 1. The result remains in the A register at the end of the operation, and the original content of A is destroyed. 57dm Replace Subtract One (m+(d)) SOM m,d | | 31 | 28 | 27 | 2 | 2 21 | | 16 | 15 | 12 | 11 | 0 | | |-----|----|----|----|----|------|---|----|----|-----|----|----|---| | - [ | 0 | 0 | | 57 | | d | | 0 | 0 [ | | m, | ١ | | - 1 | | | | P | | | | | | P | +1 | ì | This instruction replaces the operand, which is obtained from the location determined by indexed direct addressing (refer to 50 instruction), by its original value minus 1. The result remains in the A register at the end of the operation, and the original content of A is destroyed. 60d Central Read from (A) to d CRD d | | 15 12 | 11 | 6 5 | 0 | |---|-------|------|-----|------------| | ۱ | 00 | J 60 | 0 | <u>d</u> l | This instruction dissassembles one 60-bit word from central memory into five 12-bit words and stores these in five consecutive PP memory locations, beginning with the leftmost 12 bits of the 60-bit word. The parameters of the transfer are as follows: If bit 17 of A is zero, A bits 0 through 16 contain the absolute address of the 60-bit word transferred. If bit 17 of A is one, hardware adds relocation register R to zero-extended A bits 0 through 16 to obtain the absolute address of the 60-bit word transferred (for further information, refer to R Register under Input/Output Unit in section 2 of this part). Field d gives the PP location which receives the first 12-bit word transferred. PP memory addressing is cyclic and location 0000 follows location 7777. 61dm Central Read (d) Words from CRM d,m (A) to m | | 31 : | 28 27 | • | 22 21 | | 16 19 | 5 12 | 11 | 0 | |---|------|-------|----|-------|---|-------|------|-------|---| | 1 | 00 | | 61 | J | d | - 1 | 00 | l m | l | | 1 | | | D | | | 1 | | D . 1 | ı | PP location 0000 is used by hardware. This instruction disassembles 60-bit words from central memory into 12-bit words, and places these in consecutive PP memory locations, beginning with the leftmost 12 bits of the first 60-bit word. The parameters of the transfer are as follows: If bit 17 of A is zero, A bits 0 through 16 contain the absolute address of the first 60-bit word transferred. If bit 17 of A is one, hardware adds relocation register R to zero-extended A bits 0 through 16 to obtain the absolute address of the first 60-bit word transferred. PP location d must contain the number of 60-bit words transferred (for further information, refer to R Register under Input/Output Unit in section 2 of this part). Field m gives the PP location into which the first 12-bit word is placed. This instruction stores P plus 1 into PP location 0000 before beginning the transfer. After the transfer is completed, the next instruction is taken from one plus whatever address is stored in location 0000. If the transfer overwrites location 0000, execution resumes at the location specified by (0000) plus 1. PP memory addressing is cyclic and location 0000 follows location 7777. Register A is incremented by one after each 60-bit word is read from central memory. If the incrementing changes A bit 17, the central memory addressing is switched between direct address and relocation address modes. After the transfer is completed, the A register contains the address of the last word transferred plus one (direct addressing) or the same address less the contents of the relocation address register (relocation addressing), except as follows: If the last word transferred is from a relative address 3777768 and relocation is in effect, then the A register is cleared, and the value returned in A may not point to the last word transferred plus one. 62d Central Write to (A) from d CWD d | 15 12 | 11 | 6 5 | 0 | |-------|----|-----|----------| | 1 00 | 62 | | <u>d</u> | This instruction assembles five 12-bit words from consecutive PP memory locations into one 60-bit word and stores the 60-bit word in central memory. The first 12-bit word is stored in the leftmost 12 bits of the 60-bit word. The parameters of the transfer are as follows: If bit 17 of A is zero, A bits 0 through 16 contain the absolute address of the 60-bit word stored. If bit 17 of A is one, hardware adds relocation register R to zero-extended A bits 0 through 16 to obtain the absolute address of the 60-bit word stored (for further information, refer to R Register under Input/Output Unit in section 2 of this part). Field d gives the PP location of the first 12-bit word transferred. PP memory addressing is cyclic and location 0000 follows location 7777. The transfer is subject to the CM bounds test. 63dm Central Write (d) Words to CWM m,d (A) from m | i | | | | )<br>P | <u> </u> | | | P_1 | <u> </u> | |---|----|----------|-------------|--------|----------|-------|----|-----|---------------------------| | 1 | 22 | <u> </u> | <del></del> | 2 | - 4 | 1017 | 7- | 1 - | <del>. </del> , | | | 21 | 28 | 27 | 22 | 21 | 16 15 | 12 | 11 | Λ | PP location 0000 is used by hardware. This instruction assembles 12-bit words from consecutive PP memory locations into 60-bit words and stores these in central memory. The first 12-bit word is stored in the leftmost 12 bits of the 60-bit word. The parameters of the transfer are as follows: If bit 17 of A is zero, A bits 0 through 16 contain the absolute address of the first 60-bit word transferred. If bit 17 of A is one, hardware adds relocation register R to zero-extended A bits 0 through 16 to obtain the absolute address of the first 60-bit word transferred. PP location d must contain the number of 60-bit words transferred. Field m gives the PP location from where the first 12-bit word is obtained. This instruction stores its own address plus two into PP location 0000 before beginning the transfer. Memory address is cyclic and location 0000 follows location 7777. The transfer is subject to the CM bounds test. The A register is incremented by one after each 60-bit word is written into central memory. If the incrementing of A changes A bit 17, the central memory addressing is switched between direct address and relocation address modes. Refer to Central Memory Addressing by PPs, section 5 of this part. After the transfer is completed, the A register contains either the address of the last word transferred plus one (direct addressing), or the same address less the contents of the relocation address register (relocation addressing), except as follows: If the last word transferred is from a relative address 3777768 and relocation is in effect, then the A register is cleared, and the value returned in A may not point to the last word transferred plus one. 640cm Jump to m if Channel c Active AJM m,c | ١ | | | | -P | | | | | | P+l | | 1 | |---|----|----|-----|----|-----|---|----|----|----|-----|---|----| | I | 00 | | . 6 | 54 | 101 | С | | 0 | ) | | m | _1 | | | 31 | 28 | 27 | 22 | 20 | | 16 | 15 | 12 | 11 | | 0 | If channel c is active this instruction causes a jump to m. Otherwise, it is a pass. 641cm Test and Set Channel c Flag SCF m,c | 31 | 28 | 27 | 22 | 22 | 20 | 16 | 15 | 12 | 11 | | 0 | |-----|----|----|----|-----|----|----|----|----|----|----|----| | 1 0 | 0 | l | 64 | 111 | C | | 0 | 0 | | m | -I | | 1 | | | P | | | | | | P | +1 | 1 | If the channel c flag is set, this instruction causes a jump to m. If the channel c flag is clear, it sets this flag and continues with the next instruction. When m is set to P plus 2, the channel flag is unconditionally set. If two or more PPs simultaneously issue this instruction for the same channel, the conflict is resolved as follows: If one of the competing channels is channel 17 (maintenance channel), the PP in the lowest physical level sees the true condition of the flag; the other conflicting PPs see the flag set (and hence take a jump). If the competing channel is any other channel, software must resolve the conflict. Any five consecutively numbered PPs issue instructions at different times. 650cm Jump to m if Channel c Inactive IJM m.c | 31 | 28 27 | 2 | 2_ 20 | 1 | 16 | 15 | 12 | 11 | | 0 | |-----|-------|----|-------|---|----|----|----|----|----|----------------| | 1_0 | 0 | 65 | 101 | С | | 0 | 0 | | m | $\neg_{\iota}$ | | | | P- | | | 1 | | | P | +1 | | This instruction provides a conditional jump to a new address specified by m. The jump is taken if the channel specified by c is inactive. The next instruction is at P plus 2 if the channel is active. 651cm Clear Channel c Flag CCF m.c | 31 | 28 | 27 | 22 2 | 20 | 16 15 | 12 | 11 | 0 | |----|----|----|------|----|-------|----|-----|---| | | 00 | 65 | 111 | c | 0 | 0 | m | | | | | F | , | | | | P+1 | | This instruction clears the channel c flag. The m field is required but not used. 660cm Jump to m if Channel c Full FJM m,c | 1 | | | | E | | | | | | | P+ | 1 | 1 | |---|----|----|----|----|----|----|---|----|----|----|----|---|----------| | 1 | 00 | ) | ı | 66 | ı | 01 | c | | 0 | 0 | l | m | $\neg_1$ | | | 31 | 28 | 27 | | 22 | 20 | | 16 | 15 | 12 | 11 | | 0 | This instruction provides a conditional jump to a new address specified by m. The jump is taken if the channel designated by c is full. The next instruction is at P plus 2 if the channel is empty. An input channel is full when the input equipment places a word in the channel and that word has not been accepted by a PP. The channel is empty when a word has been accepted. An output channel is full when a PP places a word on the channel. The channel is empty when the output equipment accepts the word. 661cm Jump to m if Channel c Error SFM m,c Flag Set | | 31 | 28 | 27 | ; | 22 2 | 20 | 16 15 | 12 | 11 | 0 | |---|----|----|----|----|------|----|-------|----|-----|---| | I | 0 | 0 | | 66 | 1 | C | 1 0 | 0 | m | | | Ĺ | | | | P | | | | | P+1 | | If the channel c error flag is set, this instruction clears the error flag and causes a jump to m. If this error flag is clear, the instruction is a pass. When m is set to P plus 2, the channel error flag is unconditionally cleared. 670cm Jump to m if Channel c Empty EJM m,c | 31 | 28 | 27 | 22 | 20 | | 16 | 15 | 12 | 11 | 0 | |-----|----|----|-----|----|---|----|----|----|-----|---| | 1_0 | 0 | 6 | 7 | 0 | С | 1 | 0 | Ö | | m | | 1 | | | _ D | | | | | | D.1 | | This instruction provides a conditional jump to a new address specified by m. The jump is taken if the channel specified by c is empty. The next instruction is at P plus 2 if the channel is full. (Refer to 660 instruction for explanation of full and empty.) 671cm Jump to m if Channel c CFM m,c Error Flag Clear | | 31 2 | 8 | 27 | 22 | 20 | | 16 | 15 | 12 | 11 | | 0 | |---|------|---|----|----|-----|---|----|----|----|----|----------|----| | 1 | 00 | | 6 | 7 | 111 | С | | 0 | 0 | | <u> </u> | _1 | | 1 | | | | _P | | | 1 | | | P+ | | Ξι | If the channel c error flag is clear, this instruction causes a jump to m. If this error flag is set, the instruction clears the error flag and proceeds with the next instruction. When m is set to P plus 2, the channel error flag is unconditionally cleared. 70d Input to A from Channel d IAN d | | 15_ | 12 | 11 | | 6 | 5 | | ) | |---|------|----|----|----|---|---|---|---| | 1 | - 00 | ) | l | 70 | | | d | ī | This instruction transfers a word from input channel d to the lower 12 bits of the A register. The upper 6 bits of A are cleared to zero. # NOTE If bit 5 of d is clear and the channel is inactive, this instruction hangs the PP, waiting for the channel to go active and full, if executed. If bit 5 of d is set and the channel is inactive or is deactivated before a full is received, the instruction exits. The word is not accepted, and the A register clears. 71 dm Input A Words to m IAM m,d from Channel d | i | | | | -P | | | | | P+1 | | 1 | |---|----|----|----|----|----|----|----|----|-----|---|---| | | 00 | 0 | | 71 | d | | Ō | 0 | | m | Ī | | | 31 | 28 | 27 | 22 | 21 | 16 | 15 | 12 | 11 | 0 | ļ | This instruction transfers a block of 12-bit words from input channel d to PPM. The first word goes to the PPM address specified by m. The A register holds the block length. A reduces by one as each word is read. The input operation completes when A equals zero or the data channel becomes inactive. If the operation terminates by the channel becoming inactive, the next storage location in PPM is set to zero. However, the word count is not affected by this empty word. Therefore, A holds the block length minus the number of real data words read. During this instruction, address 0000 temporarily holds P while m is held in the P register. P advances by one to hold the address for the next word as each word is stored. # NOTE If this instruction executes when the data channel is inactive, no input operation is accomplished, and the program continues at P plus 2. However, the location specified by m is set to zero. 72d Output from A on Channel d OAN d | 15 | 12 | 11 | | 6 | 5 | | 0 | |------|----|----|----|---|---|-----|---| | 1 00 | | | 72 | | | _ d | ı | This instruction transfers a word from the A register (lower 12 bits) to output channel d. NOTE If bit 5 of d is clear and the channel is inactive, this instruction hangs the PP, waiting for the channel to go active and full, if executed. If bit 5 of d is set and the channel is inactive, the program continues at P plus 1. The word is not transferred. 73dm Output A Words from m on Channel d OAM m,d | 31 | 28 | 27 | 22 | 21 | 16 | 15 | 12 | 11 | ( | <u>o</u> . | |------|----|----|----|----|----|----|----|----|---|------------| | 1 0 | 0 | 7 | 3 | d | | 0 | 0 | | m | _ | | 1=== | | | | | | | | P+ | | -1 | This instruction transfers a block of words from PPM to channel d. The first word is read from the address specified by m. The A register holds the number of words to be sent. A reduces by one as each word is read. The output operation completes when A equals zero or the channel becomes inactive. During this instruction, address 0000 temporarily holds P while m is held in the P register. P advances by one to give the address of the next word as each word is read from the PFM. # NOTE If this instruction executes when the data channel is inactive, no output operation is accomplished, and the program continues at P plus 2. 74d Activate Channel d ACN d This instruction activates the channel specified by d and sends the active signal on the channel to equipment connected to the channel. Activating a channel, which must precede a 70 through 73 instruction, prepares I/O equipment for the exchange of data. # NOTE If this instruction executes when the data channel is already active and if bit 5 of d is set, the program continues at P plus 1. Otherwise, activating an already active channel causes the PP to wait until the channel goes inactive. The PP hangs if the channel does not go inactive. 75d Deactivate Channel d DCN d This instruction deactivates the channel specified by d. As a result, the I/O data transfer stops. ### NOTE If this instruction executes when the data channel is already inactive and bit 5 of d is set, the program continues at P plus 1. The channel remains inactive, and no inactive signal is sent to the I/O equipment. Deactivating an already inactive channel causes the PP to hang until the channel becomes active. If an output instruction is followed by a disconnect instruction without first establishing that the information has been accepted by the input device (check for channel empty), the last word transmitted may be lost. Do not deactivate a channel before putting a useful program in the associated PP. PPs other than 0 are hung on an input instruction (71) after deadstart. Deactivating a channel after deadstart causes an exit to the address specified by the content of location 0000 plus 1 and execution of that program. If the channel is deactivated without a valid program in that PP, the PP executes whatever program was left in PPM. Therefore, the PP could run wild. 76d Function A on Channel d FAN d | | 15 | 12 | 11 | 6 | 5 | | 0 | |---|-----|----|----|----|---|---|---| | ĺ | 0.0 | ) | · | 76 | | d | | This instruction sends the external function code in the lower 12 bits of the A register on channel d. ## NOTE If this instruction executes with bit 5 of d clear and the channel active, PP execution stops until a deadstart or another PP causes the channel to become inactive. If bit 5 of d is set and the channel is active, the program continues at P plus 1. Neither the function signal nor the function word transmits. The channel remains active, and execution continues. 77dm Function m on Channel d FNC m,d | | 31 | 28 | 27 | | 22 21 | | 16 15 | 12 | 11 | 0 | | |---|----|----|----|----|-------|---|-------|-----|-----|---|----| | - | | 0 | l | 77 | | d | 1 0 | 0 1 | | m | | | | | | | P- | | | 1 | | P+1 | | -1 | This instruction sends the external function code specified by ${\tt m}$ on channel ${\tt d}_{\:\raisebox{1pt}{\text{\circle*{1.5}}}}$ ## NOTE If this instruction executes with bit 5 of d clear and the channel active, PP execution stops until a deadstart or another PP causes the channel to become inactive. If bit 5 of d is set and the channel is active, the program continues at P plus 2. Neither the function signal nor the function word transmits. The channel remains active, and execution continues. ### INSTRUCTION EXECUTION TIMING Execution times for the PP instructions are listed in table I-4-5. The times listed in the execution time column assume that no conflicts occur. The timing notes refer to the notes at the end of the table. Execution times are given in 500-nanosecond major cycles. ## NOTE These execution times are approximations only and subject to change without notice. Accurate timings can come only from benchmark tests. Control Data Corporation is not responsible for assumptions made based on the times listed here. TABLE 1-4-5. PP INSTRUCTION TIMING (1 of 3) | Instruction<br>Code | Description | Execution Time (Major Cycles) | Timing<br>Notes | |---------------------|----------------------------------------|-------------------------------|-----------------| | 00xx | Pass | 1 | - | | Oldm | Long jump to m + (d) | 3 | - | | 02dm | Return jump to m + (d) | 4 | - | | 034 | Unconditional jump d | 1 | - | | 04a | Zero jump d | 1 | - | | 05d | Nonzero jump d | 1 | - | | 06d | Plus jump d | 1 | - | | 07d | Minus jump d | 1 | - | | 10d | Shift d | 1 | - | | 11d | Logical difference d | 1 | - | | 12d | Logical product d | 1 | - | | 13d | Selective clear d | 1 | - | | 14d | Load d | 1 | - | | 15d | Load complement d | 1 | - | | 16d | Add d | 1 . | - | | 17d | Subtract d | 1 | - | | 20dm | Load dm | 2 | - | | 21dm | Add dm | 2 | - | | 22dm | Logical product dm | 2 | - | | 23dm | Logical difference dm | 2 | - | | 24d | Load R register from (d) and (d) $+ 1$ | 3 | - | | 25d | Store R register at (d) and (d) + 1 | 4 | - | | 260x | Exchange jump | 2 | 1 | | 261x | Monitor exchange jump | 2 | 1 | | 262x | Monitor exchange jump to MA | 2 | 1 | | 27d | Pass | 1 | - | | 30d | Load (d) | 2 | - | | 31d | Add (d) | 2 | - | | 32d | Subtract (d) | 2 | - | | 33d | Logical difference (d) | 2 | - | | 34d | Store (d) | 2 | _ | | 35d | Replace add (d) | 4 | _ | TABLE I-4-5. PP INSTRUCTION TIMING (2 of 3) | Instruction<br>Code | Description | Execution Time (Major Cycles) | Timing<br>Notes | |---------------------|-----------------------------------------|-------------------------------|-----------------| | 36d | Replace add one (d) | 5 | - | | 37d | Replace subtract one (d) | 5 | - | | 40d | Load ((d)) | 3 | - | | 41d | Add ((d)) | 3 | - | | 42d | Subtract ((d)) | 3 | - | | 43d | Logical difference ((d)) | 3 | - | | 44d | Store ((d)) | 3 | - | | 45d | Replace add ((d)) | 5 | - | | 46a | Replace add one ((d)) | 6 | - | | 47d | Replace subtract one ((d)) | 6 | - | | 50dm | Load (m + (d)) | 4 | - | | 51dm | Add (m + (d)) | 4 | - | | 52dm | Subtract (m + (d)) | 4 | - | | 53dm | Logical difference (m + (d)) | 4 | - | | 54dm | Store (m + (d)) | 4 | - | | 55dm | Replace add (m + (d)) | 6 | - | | 56dm | Replace add one (m + (d)) | 7 | - | | 57dm | Replace subtract one (m + (d)) | 7 | - | | 60d | Central read from (A) to d | 12 | 2 | | 61dm | Central read (d) words from (A) to m | - | 2,3 | | 62d | Central write to (A) from d | 6 | 2 | | 63dm | Central write (d) words to (A) from m | - | 2,4 | | 640cm | Jump to m if channel c active | 2 | - | | 641cm | Test and set channel c flag | 2 | - | | 650cm | Jump to m if channel c inactive | 2 | - | | 651cm | Clear channel c flag | 2 | _ | | 660cm | Jump to m if channel c full | 2 | _ | | 661cm | Jump to m if channel c error flag set | 2 | _ | | 670cm | Jump to m if channel c empty | 2 | - | | 671cm | Jump to m if channel c error flag clear | 2 | - | | 70d | Input to A from channel d | 2 | - | | 71dm | Input A words to m from channel d | _ | 5 | TABLE 1-4-5. PP INSTRUCTION TIMING (3 of 3) | Instruction<br>Code | Description | Execution Time (Major Cycles) | Timing<br>Notes | |---------------------|--------------------------------------|-------------------------------|-----------------| | 72d | Output from A on channel d | 2 | - | | 73dm | Output (A) words from m on channel d | - | 5 | | 74a | Activate channel d | 2 | - | | 75d | Deactivate channel d | 2 | - | | 76d | Function A on channel d | 2 | - | | 77dm | Function m on channel d | 2 | - | | | | | | ## Timing Notes: - 1. No assembly-disassembly unit (ADU) conflicts and no outstanding CYBER 170 exchange jump request in the ADU. - 2. No ADU conflicts. No central memory conflicts. Add a possible trip due to resynchronization (CM read instructions only). - 7 major cycles for instruction set up and instruction exit. 5 major cycles for every CM word. - 4. 6 major cycles for instruction set up and instruction exit. 5 major cycles for every CM word. - 5. 5 major cycles for instruction set up and exit 1 major cycle per word (non-conflict case) or 2 major cycles per word (conflict case). Nonconflict case is when two PPs communicating to each other are not in the slot at the same time. Conflict case is when two PPs communicating to each other are in the slot at the same time. This section contains special programming information such as CYBER 170 exchange jump, instruction execution, floating and fixed-point arithmetic, address formats, and data formats. This section also lists central processor error responses. # **CP PROGRAMMING** #### **CYBER 170 EXCHANGE JUMP** The CP uses a CYBER 170 exchange jump operation to switch from CYBER 170 job mode to CYBER 170 monitor mode and back again. The execution of a CYBER 170 exchange jump permits the CP to send pertinent information from the operating and control registers to CM and permits CM to send new information to the same registers. The information that flows from and into the operating and control registers during a CYBER 170 exchange jump is called a CYBER 170 exchange package (figure I-5-1). A CYBER 170 exchange jump instruction is 013 in the CP and 2600, 2610, or 2620 in the IOU. The instruction starts or interrupts the CP and provides CM with the first address of a 16-word exchange package. The address is K plus the content of the Bj register, or the monitor address, for the CP-initiated exchange. The address is the content of A plus R, if bit 17 in the A register is set, or the content of the A only, if bit 17 of the A register is clear, in the exchange initiated by IOU instructions 2600 or 2610. The IOU also has the monitor exchange jump to MA, 2620, instruction in which the content of MA is used for the exchange address. The CYBER 170 exchange package provides the following information for a program to be executed. Program address (P) - 18 bits Reference address for CM (RAC) - 21 bits Field length of program for CM (FLC) - 21 bits Exit mode (EM) - 6 bits Flag register - 6 bits Reference address for UEM (RAE) - 21 bits (lower 6 bits are assumed to be zeros) | A0<br>A1<br>A2<br>A3<br>A4<br>A5<br>A6<br>A7 | B1<br>B2<br>B3<br>B4<br>B5<br>B6<br>B7 | | |----------------------------------------------|----------------------------------------|-----| | A2<br>A3<br>A4<br>A5<br>A6 | B2<br>B3<br>B4<br>B5<br>B6 | | | A3<br>A4<br>A5<br>A6 | B3<br>B4<br>B5<br>B6 | | | A4<br>A5<br>A6 | B4<br>B5<br>B6 | | | A5<br>A6 | B5<br>B6 | | | A6 | В6 | | | | | | | A7 | B7 | | | | | | | | | - 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure I-5-1. CYBER 170 Exchange Package Field length of block transfer for UEM (FLE) - 24 bits (lower 6 bits are assumed to be zeros) Monitor address (MA) - 18 bits Initial contents of eight A registers - 18 bits Initial contents of eight X registers - 60 bits Initial contents of B1 through B7 registers (B0 contains constant 0) - 18 bits A particular CYBER 170 exchange package resides in the CP hardware registers for the length of the execution interval. The execution interval begins with a CYBER 170 exchange jump that swaps the CYBER 170 exchange package information in CM with the information contained in the CP registers. The execution interval ends with the next CYBER 170 exchange jump. A hardware flag called a CYBER 170 monitor flag (MF) indicates the type of program the CP is executing. With the flag set, the CP is in noninterruptible CYBER 170 monitor mode. With the flag clear, the CP is in an interruptible program (job) mode. A master clear (deadstart) clears the CYBER 170 monitor flag. ### **EXECUTIVE STATE** The executive state is implemented by a combination of hardware, software, and microcode. This state handles the following: - Compare/move instructions. - Processor detected hardware errors. - Hardware integrity verification (diagnostics). - CP software errors and exceptions if they occur with the CP in CYBER 170 monitor mode. The following CP conditions cause programs to interrupt to executive state: - Compare/move instructions. - Unimplemented instruction (illegal, 00) in CYBER 170 monitor mode. - CP detected hardware faults. - Software errors in CYBER 170 monitor mode. In general, executive state determines the cause of an interrupt and decides whether to return the CP to the interrupted mode, to halt the CP, or to simulate a CYBER 170 exchange and return control to CYBER 170 monitor mode. Refer to Error Response, this section. ### FLOATING-POINT ARITHMETIC #### **Format** Floating-point arithmetic expresses a number in the form $k B^{\boldsymbol{\Pi}}_{\bullet}$ - k Coefficient - B Base number - n Exponent or power to which the base number is raised B is assumed to be 2 for binary-coded quantities. In the 60-bit floating-point format (figure I-5-2), the binary point is considered to be to the right of the coefficient. The lower 48 bits express the integer coefficient, which is the equivalent of 15 decimal digits. The sign of the coefficient is separated from the rest of the coefficient and appears in the highest-order bit of the packed word. Negative numbers are represented in one's complement notation. The exponent is biased by complementing the exponent sign bit. Figure I-5-2. Floating-Point Format Table I-5-1 summarizes the configurations of bits 58 and 59 and the implications regarding signs of the possible combinations. TABLE 1-5-1. BITS 58 AND 59 CONFIGURATIONS | Bit 59 | Bit 58 | Coefficient Sign | Exponent Sign | |--------|--------|------------------|---------------| | 0 | 1 | Positive | Positive | | 0 | 0 | Positive | Negative | | 1 | 0 | Negative | Positive | | 1 | 1 | Negative | Negative | ### **Packing** Packing refers to the conversion of numbers in the form $kB^{\rm n}$ to floating-point format. A shortcut method of packing exponents can be derived by considering the representation of negative and positive zero exponents. Assuming a positive coefficient, zero exponents are packed as follows: Positive zero exponent 2000x,...,x Negative zero exponent 1777x,...,x Since positive exponents are expressed in true form, begin with a bias of 2000 (positive zero) and add the magnitude of the exponent. The range of positive exponents is 0000 through 1777. In packed form, the range is 2000 through 3777. When the coefficient is negative, the packed positive exponent is complemented to become 5777 through 4000. Negative exponents are expressed in complement form by beginning with a bias of 1777 (negative zero) and then subtracting the magnitude of the exponent. The range of negative exponents is negative 0000 through negative 1777. In packed form, the range is 1777 through 0000. When the coefficient is negative, the packed negative exponent is complemented to become 6000 through 7777. Examples of packed and unpacked floating-point numbers are shown in octal notation to illustrate the packing process. Examples 1 and 2 are different forms of the integer positive 1. Example 3 is positive 100 (decimal), and example 4 is negative 100 (decimal). Examples 5 and 6 are large and small positive numbers. The unpacked values are shown as they might appear in the X and B registers prior to a pack operation. The packed negative zero exponent is not used for normal operation. Instead, 1777 is used to indicate the special error condition of indefinite. | 1. | Unpacked coefficient | 0000 | 0000 | 0000 | 0000 | 0001 | |----|-------------------------|------|------|------|------|------| | | Unpacked exponent | 00 | 0000 | | | | | | Packed<br>format | 2000 | 0000 | 0000 | 0000 | 0001 | | 2. | Unpacked<br>coefficient | 0000 | 4000 | 0000 | 0000 | 0000 | | | Unpacked<br>exponent | 77 | 7720 | | | | | | Packed<br>format | 1720 | 4000 | 0000 | 0000 | 0000 | | 3. | Unpacked<br>coefficient | 0000 | 6200 | 0000 | 0000 | 0000 | | | Unpacked<br>exponent | 77 | 7726 | | | | | | Packed<br>format | 1726 | 6200 | 0000 | 0000 | 0000 | | 4. | Unpacked<br>coefficient | 7777 | 1577 | 7777 | 7777 | 7777 | | | Unpacked<br>exponent | 77 | 7726 | | | | | | Packed<br>format | 6051 | 1577 | 7777 | 7777 | 7777 | | 5. | Unpacked<br>coefficient | 0000 | 4771 | 3000 | 0044 | 7021 | | | Unpacked<br>exponent | 00 | 1363 | | | | | | Packed<br>format | 3363 | 4771 | 3000 | 0044 | 7021 | | 6. | Unpacked<br>coefficient | 0000 | 6301 | 0277 | 4315 | 6033 | |----|-------------------------|------|------|------|------|------| | | Unpacked<br>exponent | 77 | 6210 | | | | | | Packed<br>format | 0210 | 6301 | 0277 | 4315 | 6033 | #### Overflow Overflow of the floating-point range is indicated by an exponent value of positive 1777 (3777 or 4000 in packed form). This is the largest exponent value that can be represented in the floating-point format. This exponent value may result from the calculation in which this exponent value, together with the computed coefficient value, is a correct representation of the result. This situation is called a partial overflow. However, further computation using this result generates an overflow. A complete overflow occurs whenever a result requires an exponent larger than positive 1777. In this case, a complete overflow value results. This result has a positive 1777 exponent and a zero coefficient. The sign of the coefficient is the same as that which generates if the result had not overflowed the floating-point range. #### Underflow Underflow of the floating-point range is indicated by an exponent value of negative 1777 (0000 or 7777 in packed form). This is the smallest exponent value that can be represented in the floating-point format. This exponent value may result from the calculation in which this exponent value, together with the computed coefficient value, is a correct representation of the result. This situation is called a partial underflow. Further computation using this result may be detected as an underflow. A complete underflow occurs whenever a result requires an exponent smaller than negative 1777. In this case, a complete underflow value results. This result has a negative 1777 exponent and a zero coefficient. The complete underflow indicator is a word of all zeros, and it is the same as a zero word in integer format. # Indefinite An indefinite result indicator generates whenever the calculation cannot be resolved. An example is division when the divisor is 0 and the dividend is also 0. Another example is multiplication of an overflow number times an underflow number. The indefinite result indicator is a value that cannot occur in normal floating-point calculations. This indicator corresponds to a negative 0 exponent and a 0 coefficient (177770,...,0 in packed form). Any indefinite indicator used as an operand generates an indefinite result no matter what the other operand value is. Although indefinite indicators always generate with a positive sign, they may occur as operands with a negative sign. ### **Nonstandard Operands** In summary, the special operand forms in octal are: Positive overflow (+ INF ) 3777x,...,x Negative overflow (-INF ) 4000x,...,x Positive indefinite (+IND) 1777x,...,x Negative indefinite (-IND) 6000x,...,x Positive underflow (+0) 0000x,...,x Negative underflow (-0) 7777x,...,x Tables I-5-2 through I-5-5 indicate the resulting forms when various combinations of underflow, overflow, and indefinite forms are used in floating-point operations. The designations W and N are defined as follows: W Any word except + INF and + IND N Any word except + INF , + IND, and + 0 #### Normalized Numbers A normalized floating-point number has as large a coefficient and as small an exponent as possible. A floating-point number in packed format is normalized if the coefficient sign bit is different from bit 47. This condition indicates that the coefficient has been left shifted until bit 47 contains the most significant bit in the coefficient; therefore, the floating-point number has no leading sign bits in the coefficient. The normalized instructions perform the coefficient shift. The floating-multiply and floating-divide instructions deliver normalized results when provided with normalized operands. The floating-add instructions may deliver unnormalized results even when both operands are normalized. Therefore, it is necessary to perform the normalize operation after each sequence of floating-add or floating-subtract operations if the result is to be kept in a normalized form. ### Rounding Floating-point instructions round the results in single-precision computation. These instructions execute in the same amount of time as the unrounded versions. The operands are modified to accomplish the rounding function. The amount of bias introduced by the rounding operation varies and is affected by the coefficient value in the operands. The descriptions of the round instructions define the effects of rounding in detail. ### **Double-Presion Results** The floating-point arithmetic instructions generate double-precision results. Use of unrounded instructions allows separate recovery of upper and lower half results with proper exponents. Rounded instructions allow only upper half results to be obtained. Two instructions, one single-precision and one double-precision, are required to retrieve an entire double-precision result. To add or subtract two floating-point numbers, the coefficient having the smaller exponent enters the upper half of an accumulator and is right shifted by the difference of the exponents. The other coefficient is then added into the upper half of the accumulator. The result is a double-length register with the format shown in figure I-5-3. Figure I-5-3. Floating-Add Result Format If single precision is selected, the upper 48 bits of the 96-bit result and the larger exponent are returned as the result. Selecting double precision causes only the lower 48 bits of the 96-bit result and the larger exponent minus 60 (octal) to be returned as the result. The subtraction of 60 (octal) is necessary because the binary point is effectively moved from the right of bit 48 to the right of bit 0. A 96-bit product generates from two 48-bit coefficients. The result of a multiply is a double-length register with the format shown in figure I-5-4. Figure I-5-4. Multiply Result Format If single precision is selected, the upper 48 bits of the product and the sum of the exponents plus 60 (octal) are returned as the result. The addition of 60 (octal) is necessary because the binary point effectively moves from the right of bit 0 to the right of bit 48 when the upper half of the 96-bit result is selected. If double precision is selected, the result is the lower 48 bits of the product and the sum of the exponents. # **FIXED-POINT ARITHMETIC** Fixed-point addition and subtraction of 60-bit numbers are handled by the long-add instructions (36 and 37). Negative numbers are represented in one's complement notation, and overflows are ignored. The sign bit is in the high-order bit position (bit 59), and the binary point is to the right of the low-order bit position (bit 0). Fixed-point addition and subtraction of 18-bit numbers are handled by the increment instructions (50 through 77). Negative numbers are represented in one's complement notation, and overflows are ignored. The sign bit is in the high-order bit position (bit 17), and the binary point is to the right of the low-order position (bit 0). TABLE I-5-2. Xj PLUS Xk (30, 32, 34 INSTRUCTIONS) | | | | 1 | Xk | | | | | | | |---|----|-------|-------|---------------------|------|------|--|--|--|--| | | | | l W | W +INF -INF +IND | | | | | | | | ľ | | W | | +INF | -INF | IND | | | | | | ١ | | +INF | I+INF | +INF | IND | IND | | | | | | ١ | Хj | -INF | -INF | IND | -INF | IND | | | | | | ı | | I TND | I TND | LIND | LIND | LIND | | | | | TABLE I-5-3. Xj MINUS Xk (31, 33, 35 INSTRUCTIONS) | | | 1 | Xk | | | | | | |----|------|------|------|-------|------|--|--|--| | | | i W | +INF | i-INF | +IND | | | | | 1 | W | | -INF | +INF | IND | | | | | 1 | +INF | +INF | IND | +INF | IND | | | | | Xj | -INF | -INF | -INF | IND | IND | | | | | 1 | +IND | IND | IND | IND | IND | | | | TABLE I-5-4. Xj MULTIPLIED BY Xk (40, 41, 42 INSTRUCTIONS) | | | | Xk | | | | | | |------------------------------------------------------------------|-----------|------|------|----------|-----|------|------|------| | | | +N | -N | l +0 l | -0 | +INF | -INF | +IND | | | <u>+N</u> | | | 0 | 0 | +INF | -INF | IND | | İ | N | | | 1 0 1 | 0 | -INF | +INF | IND | | | +0 | 0 | 0 | Integer# | | IND | IND | IND | | Хj | <u>-0</u> | I -0 | 0 | Multiply | | IND | IND | IND | | | +INF | +INF | -INF | IND | IND | +INF | -INF | IND | | | -INF | -INF | +INF | IND | IND | -INF | +INF | IND | | | +IND | IND | * If both operands used in the interger multiply are normalised, | | | | | | | | | | an underflow results. | | | | | | | | | TABLE I-5-5. Xj DIVIDED BY Xk (44,45 INSTRUCTIONS) | | | 1 | | | Χk | | | | |----|------|------|------|------|------|------|------|------| | | | +N | -N | +0 | 1 -0 | +INF | -INF | +IND | | | +N | | 1 | +INF | -INF | 1 0 | 1 0 | IND | | | -N | | | -INF | +INF | 1 0 | 0 | IND | | } | +0 | 1 0 | 1 0 | IND | IND | 0 | 1 0 | IND | | Хj | 1 -0 | 1 0 | 1 0 | IND | IND | 0 | 1 0 | IND | | | +INF | +INF | -INF | +INF | -INF | IND | IND | IND | | | -INF | -INF | +INF | -INF | +INF | IND | IND | IND | | l | +IND | IND Integer multiplication is handled as a subset operation of the floating-multiply (42) instruction. The integer multiply requires that both 47-bit integer operands have zero exponents and are not normalized. The result is 48 bits with sign extension. Normalized operands cause underflow results to be reported. If the results exceed 48 bits, overflow is not detected. An integer divide takes several steps. For example, an integer quotient X1 equal to X2/X3 is produced by the following steps. | | Instructions | Remarks | |----|--------------------------------------|---------------------------| | 1. | Pack X2 from X2<br>and B0 | Pack X2 | | 2. | Pack X3 from X3 and BO | Pack X3 | | 3. | Normalize X3 in X0 and B0 | Normalize X3 (divisor) | | 4. | Normalize X2 in X2 and B0 | Normalize X2 (dividend) | | 5. | Floating quotient of X2 and X0 to Xi | Divide | | 6. | Unpack X1 to X1 and B7 | Unpack quotient | | 7. | Shift X1 nominally left B7 places | Shift to integer position | The divide requires that both integer $(2^{47}$ maximum) operands be in floating-point format, and the dividend coefficient must be less than two times the divisor coefficient. The normalize X3 instruction ensures this condition. The normalize X3 instruction left shifts the divisor n places ( $n \ge 0$ ), providing a divisor exponent of negative n. The quotient exponent is then 0 minus (-n) minus 48 equals n minus 48 < 0. After unpacking and left shifting nominally, the negative (or zero) value in B7 right shifts the quotient 48 minus n places, producing an integer quotient in X1. A remainder may be obtained by an integer multiply of X1 and X3 and subtracting the result from X2. ## INTEGER ARITHMETIC Integer divide packs the integers into floatingpoint format using the pack instruction with a zero-exponent value. In integer multiplication, a 48-bit product can be formed by using the double-precision multiply instruction. Both operands must have an exponent value of $\pm$ 0, and the coefficients cannot both be normalized. The result is sign-extended to 60 bits and sent to an X register. In integer division, the divisor must be normalized but the dividend need not be normalized. The resulting quotient must be unpacked and the coefficient shifted by the amount of the unpacked exponent using the left shift (22) instruction to obtain the integer quotient. ### **COMPARE/MOVE ARITHMETIC** The compare/move arithmetic provides multiple character manipulation. The characters are 6 bits long. Characters can be moved from one CM location to another, and fields of characters can be compared either directly or through a collate table. The move direct instruction moves a field of up to 127 characters from one location to another location as specified in the instruction. The move indirect instruction performs the same kind of move, but a CM reference is used to obtain the parameters. The move indirect instruction moves a field of up to 8181 characters. The compare collated instruction compares two fields of up to 127 characters. When two characters are unequal, the characters are referenced in a collate table, and the values are compared. If those values are unequal, the field with the larger character is indicated. The compare uncollated instruction compares two fields of up to 127 characters and indicates the larger of the first character pair that is found to be unequal. The compare/move instructions are implemented by system code in the executive state, with considerable performance overhead. These instructions are made available for program compatability only. For better performance, recompile jobs to avoid use of CMU instructions. #### **ERROR RESPONSE** When the CP detects or is informed of an error, it records the error. Depending upon the type of error and the exit mode selection bits set in the EM register, the program in execution may be interrupted. If the error is an illegal instruction or an address-range error on an RNI or branch, the program interruption is unconditional. For other types of errors, the exit mode selection bits determine whether or not the program is interrupted. If the exit mode selection bit is set and the corresponding condition is detected, the program is interrupted. The exit mode selection bits are contained in word N plus 3 of the exchange package. Refer to figure I-5-5 and table I-5-6. The CP has the following error conditions: illegal instructions, hardware errors, and conditional soft-ware errors. #### Illegal Instructions An instruction is illegal when it has an illegal operating code, an illegal operating parameter, or when it is positioned so that it begins in one instruction word and extends into the next instruction word. In the CYBER 170 job mode, illegal instructions cause an exchange to the CYBER 170 monitor mode. In the CYBER 170 monitor mode, they cause a simulated CP halt. CP illegal instructions are: - 017 - 011, 012, 013, 464, 465, 466, 467 if they do not begin at parcel 0 - 011, 012, 014, 015 if the UEM enable flag in the flag register of the CYBER 170 exchange package is clear - 011, 012 if both X0 bit 23 and FLE bit 23 of the CYBER 170 exchange package are set - Any 30-bit instruction which begins at parcel 3. CONTENT OF P EXIT REGISTER WHEN CONDITION ERROR IS DETECTED 59 53 47 47 30 29 0 IZEROS EC | P | ZEROS | Figure I-5-5. Format of Exit Condition Register at (RAC) TABLE 1-5-6. CONTENTS OF EXIT CONDITION REGISTER AT (RAC) | Fiel | d <u>Description</u> | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EC | 6-bit exit condition code | | | Code Condition | | | 008 Illegal instruction<br>018 Address-range error<br>(bit 48) | | | 028 Floating-point<br>infinite (bit 49) | | | 048 Floating-point indefinite (bit 50) | | | 208 Processor-detected | | | 678 Hardware malfunction | | P | When an error exit occurs, the content of the P register may not correspond to the address of the instruction that caused the error exit. The P register may have been incremented prior to the execution of the instruction. | | | NOTE: Nonzero information in bits 0 through 29 is error status for customer engineering and maintenance. | #### Hardware Errors CP/CM hardware errors are: data parity errors, address parity errors, and double bit errors. If the CP is in CYBER 170 job mode, a hardware error causes a jump to CYBER 170 monitor mode. If the CP is in CYBER 170 monitor mode when a hardware error occurs, the CP performs a simulated halt. The instruction being executed when such a fault is detected is not necessarily connected with the fault. # **Conditional Software Errors** Conditional software errors are caused by address range errors, and floating-point infinite/indefinite operands or results. A conditional software error causes action that depends on bits set in the EM field in the current CYBER 170 exchange package. If the bit associated with the type of error is clear, the error is ignored in both CYBER 170 job and CYBER 170 monitor modes. With the bit set and the error in CYBER 170 monitor mode, an interrupt to executive state results. With the bit set and the error in CYBER 170 job mode, an exchange to CYBER 170 monitor mode results. # **CM PROGRAMMING** All CM to CP references for instructions or read/write data are made relative to RAC. RAC defines the lower limit and FLC added to RAC defines the upper limit of the CM program addresses. The field length is a number of 60-bit words established by the operating system prior to program execution. All references to CM for a program must be within the field established for that program. During a CYBER 170 exchange jump, a 21-bit RAC and a 21-bit FLC load into respective registers to define the CM limits of the program that is initiated by the CYBER 170 exchange jump. Figure I-5-6 shows the absolute and relative memory addresses, RAC, FLC, and P register relationships. For a program to operate within the established limits, the following conditions must exist. For absolute memory addresses: RAC < (RAC + P) < (RAC + FLC) For relative memory addresses: O ≤ P < FLC ## DIRECT READ/WRITE (INSTRUCTIONS 014, 015, 660, 670) These instructions transfer one 60-bit word between the selected X register and a memory location, using a 21-bit relative address. Instructions 660 and 670 use the memory address Xk (21 bits) plus RAC (21 bits) to address CM. Instructions 014 and 015 use the memory address Xk (21 bits) plus RAE (21 bits) to address UEM. ## **BLOCK COPY (INSTRUCTIONS 011,012)** These instructions transfer up to 131,071 60-bit words between fields in memory. The UEM address is obtained from XO plus RAE. The CM address is obtained from AO plus RAE (if the block copy flag is clear) or XO bits 30 through 50 plus RAC (if the block copy flag is set). The transfers occur in blocks of up to 64 words, during which other CP activities are suspended; therefore, transfer speeds up to one 60-bit word each 300 nanoseconds can be obtained. These instructions are 30-bit instructions which must start at parcel 0. If the UEM address used has bit 21 or bit 22 set, the next instruction is taken from parcel 2, the same instruction word. In case of a block read, a transfer of all zeros can be made to central memory by setting bit 21 or 22 of the address (XO + RAE) provided FLE is sufficiently large. Tables I-5-7 and I-5-8 list CP error response. TABLE 1-5-7. ERROR EXITS IN CYBER 170 MONITOR MODE (MF=1) (1 of 2) | Error Condition | Error Res | ponse | |-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | | Exit Mode Selected | Exit Mode Not Selected | | Illegal instruction or 00 | <ol> <li>The instruction is not executed.</li> <li>Store P and exit condition bits</li> </ol> | 1. N/A (exit mode is always selected). | | | (00) at location RAC. P equals address of illegal instruction. | | | | 3. Interrupt to executive state. | | | | 4. CP stops in executive state. | | | Exit condition bit 48 set by an incremental read with an | 1. The X register is unchanged. | 1. Inhibit read, X unchanged. | | address out of range (AOR). | <ol><li>The A register contains the AOR address.</li></ol> | 2. Continue execution. | | · | 3. Store P and exit condition bits (01) at location RAC. P equals address of increment instruction or address of instruction following the increment. | | | | 4. Interrupt to executive state. | | | | 5. CP stops in executive state. | | | Exit condition bit 48 set by an incremental write with an | <ol> <li>Block write operation; content of<br/>CM is unchanged.</li> </ol> | 1. Inhibit write, CM unchanged. | | address out of range (AOR). | 2. The A register contains the AOR address. | 2. Continue execution. | | | 3. Store P and exit condition bits (01) at location RAC. P equals address of instruction or address of instruction following the increment. | | | | 4. Interrupt to executive state. | | | | 5. CP stops in executive state. | | | Exit condition bit 48 set by an RNI or branch address | 1. Inhibit execution. | 1. N/A (exit mode is always selected regardless of status | | out of range. | <ol> <li>Store P and exit condition bits<br/>(01) at location RAC. P equals<br/>address of instruction required<br/>by RNI or address of branch<br/>destination instruction.</li> </ol> | of EM Register bit 48). | | | 3. Interrupt to executive state. | | | | 4. CP stops in executive state. | | | Error Condition | Error Response | | |------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | | Exit Mode Selected | Exit Mode Not Selected | | Exit condition bit 48 set on CMU instruction 1. Cl or C2 greater than 9. | <ol> <li>Detected by executive state during<br/>the execution of compare/move<br/>instruction.</li> </ol> | l. Detected by executive state during the execution of compare/ move instruction. | | Kl or K2 address out of range. | <ol> <li>Condition 1 omits reading/writing;</li> <li>CM is unchanged. Condition 2 causes the instruction to go unexecuted.</li> </ol> | Condition 1 omits reading/writ-<br>ing; CM is unchanged. Condition<br>2 causes the instruction to go<br>unexecuted. | | | <ol><li>Stores P and exit bits (01) at<br/>RAC.</li></ol> | 3. Continue with next instruction. | | | 4. CP stops in executive state. | | | Exit condition bit 48 set by a UEM address range check | 1. Execute instruction as a pass. | 1. Execute instruction as a pass. | | for instructions 011 and 012. | <ol><li>Store P and exit bits (01) at<br/>RAC.</li></ol> | 2. Interrupt to executive state. | | | <ol> <li>Interrupt to executive state.<br/>bits (01) at RAC.</li> </ol> | 3. Exit to next 60-bit word and continue execution. | | | 4. CP stops in executive state. | | | Exit condition bit 48 set by a UEM address range check | 1. Execute instruction as a pass. | l. Execute instruction as a pass. | | for instructions 014 and 015. | <ol> <li>Store P and exit condition<br/>bits (01) at RAC. P equals<br/>address of following instruction.</li> </ol> | 2. Exit to next parcel and continue execution. | | | 3. Interrupt to executive state. | | | | 4. CP stops in executive state. | | | Exit condition bit 49 set by infinite condition, or bit 50 set by indefinite conditions. | <ol> <li>Store P and exit condition bits<br/>(02 for infinite or 04 for<br/>indefinite). P equals address<br/>of arithmetic instruction or<br/>address of instruction<br/>following.</li> </ol> | 1. Continue execution. | | | 2. Interrupt to executive state. | | | | 3. CP stops in executive state. | | | Any hardware parity error or double SECDED error. | 1. Interrupt to executive state. | 1. Interrupt to executive state. | | | <ol><li>Executive state stores P and exit<br/>condition bits (20) at RAC.</li></ol> | 2. Executive state stores P and exit condition bits (20) at RAC. | | | 3. CP stops in executive state. | 3. CP stops in executive state. | TABLE 1-5-8. ERROR EXITS IN CYBER 170 JOB MODE (MF=0) (1 of 2) | Error Condition | Error Response | | |-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | | Exit Mode Selected | Exit Mode Not Selected | | Illegal instruction or 00 instructions. | <ol> <li>The instruction is not executed.</li> <li>Store P and exit condition bits (00) at location RAC. P equals address of illegal instruction.</li> </ol> | 1. N/A (exit mode is always selected). | | | <ol> <li>Exchange jump to MA and set CYBER<br/>170 MF.</li> </ol> | | | Exit condition bit 48 set by an incremental read with an | 1. The X register is unchanged. | l. Inhibit read, X unchanged. | | address out of range (AOR). | <ol><li>The A register contains the AOR address.</li></ol> | 2. Continue execution. | | | 3. Store P and exit condition bits (01) at location RAC. P equals address of increment instruction or address of instruc- tion following the increment. | | | | 4. Exchange jump to MA and set CYBER 170 MF. | | | Exit condition bit 48 set by an incremental write with an | <ol> <li>Block write operation; content of<br/>CM is unchanged.</li> </ol> | 1. Inhibit write, CM unchanged. | | address out of range (AOR). | 2. The A register contains the AOR address. | 2. Continue execution. | | | 3. Store P and exit condition bits (01) at location RAC. P equals address of instruction or address of instruction following the increment. | | | | 4. Exchange jump to MA and set CYBER 170 MF. | | | Exit condition bit 48 set by an RNI or branch address | 1. Inhibit execution. | N/A (exit mode is always selected regardless of status | | out of range. | 2. Store P and exit condition bits (01) at location RAC. P equals address of instruction required by RNI or address of branch destination instruction. | of EM register bit 48). | | | 3. Exchange jump to MA and set CYBER 170 MF. | | | Error Condition | Error Response | | |---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Exit Mode Selected | Exit Mode Not Selected | | Exit condition bit 48 set on CMU instruction. 1. Cl or C2 greater than 9. 2. Kl or K2 address out of range. | <ol> <li>Detected by executive state during<br/>the execution of compare/move<br/>instruction.</li> <li>Condition 1 omits reading/writing;<br/>CM is unchanged. Condition 2 causes<br/>the instruction to go unexecuted.</li> </ol> | <ol> <li>Detected by executive state during the execution of compare/move instruction.</li> <li>Condition 1 omits reading/writing; CM is unchanged. Condition 2 causes the instruction to go unexecuted.</li> </ol> | | | <ol> <li>Stores P and exit bits (01) at RAC.</li> <li>Exchange jump to MA and set CYBER<br/>170 MF.</li> </ol> | 3. Continue with next instruction. | | Exit condition bit 48 set by a UEM address range check for instructions Oll and Ol2. | <ol> <li>Execute instruction as a pass.</li> <li>Store P and exit bits (01) at RAC.</li> <li>Exchange jump to MA and set CYBER170 MF.</li> </ol> | Execute instruction as a pass. Exit to next 60-bit word and continue execution. | | Exit condition bit 48 set by a UEM address range check for instructions 014 and 015. | <ol> <li>Execute instruction as a pass.</li> <li>Stop CP.</li> <li>Store P and exit condition bits (01) at location RAC.</li> <li>Exchange jump to MA and set CYBER 170 MF.</li> </ol> | Execute instruction as a pass. Exit to next parcel and continue execution. | | Exit condition bit 49 set by infinite condition, or bit 50 set by indefinite condition. | <ol> <li>Store P and exit condition bits<br/>(02 for infinite or 04 for<br/>indefinite). P equals address<br/>of arithmetic instruction or<br/>address of instruction following.</li> <li>Exchange jump to MA and set CYBER<br/>170 MF.</li> </ol> | 1. Continue execution. | | Any hardware parity error or double SECDED error. | <ol> <li>Interrupt to executive state.</li> <li>Executive state stores P and exit condition bits (20) at RAC.</li> <li>Exchange jump to MA and set CYBER 170 MF.</li> </ol> | <ol> <li>Interrupt to executive state.</li> <li>Executive state stores P and exit condition bits (20) at RAC.</li> <li>Exchange jump to MA and set CYBER 170 MF.</li> </ol> | Figure I-5-6. Memory Map # PP PROGRAMMING The PPs have access to all CM storage locations. One 64-bit word or a block of 64-bit words can be transferred from a peripheral processor memory (PPM) to CM or from CM to PPM. (Five 12-bit PP words equal one 64-bit CM word, with the leftmost 4 bits equal to zero.) Data from external devices is read into a PPM, and with additional instructions, it transferred to CM. Conversely, data is transferred from CM to a PPM and is then transferred by additional instructions to external devices. Addresses sent to CM from PPs are absolute or relocation addresses, described next. #### CENTRAL MEMORY ADDRESSING BY PPs PPs address central memory using either absolute or relocation addressing. Every PP can read all central memory locations without restriction. Every PP has write access to central memory but the bounds register in central memory may be set to limit write access from IOU. Instructions 24/25 load/store the relocation (R) register. If bit 17 of the A register is zero, bits O through 16 of A specify an absolute central memory address 0 through 377 7778. If bit 17 of A is one, bits 0 through 16 of A are added to the 28-bit (R) register to specify an absolute central memory address 0 through 0 007 777 7778. If bit 17 of A changes during a transfer, the addressing mode also changes accordingly. The leftmost 7 bits of R represent extra addressing capacity which is unused. The rightmost 6 bits of R are appended zeros. Instruction 24 loads R from two consecutive PP memory locations. Instruction 25 stores R into two PP memory locations. Figure I-4-4 shows how R is stored in PP memory. ## PP MEMORY ADDRESSING BY PPs PP instructions use 6-bit or 18-bit direct operands, or access PP memory through direct, indirect, or indexed addressing. ## Direct 6-Bit Operand PP instructions in this category are no address instructions. They have the format OPCODEd. The d field is used as a 6-bit direct operand, zero-extended to 18 bits in calculations. # Direct 18- Bit Operand PP instructions in this category are constant address instructions. They have the format OPCODEdm. The combined d and m fields are used as an 18-bit operand. #### Direct 6-Bit Address PP instructions in this category are direct address instructions. They have the format OPCODEd. The d field is used as a 6-bit direct address, accessing PP memory locations 0 to 778. #### **Direct 12-Bit Address** PP instructions in this category are indexed direct address instructions, with zero index. They have the format OPCODEdm, d equals 0. The m field is used as a 12-bit direct address, accessing PP memory locations 0 through 77778. ## Indexed 12-Bit Address PP instructions in this category are indexed direct address instructions. They have the format OPCODEdm, d equals 0. The m field is used as a 12-bit direct address (base address). The d field specifies a PP memory location from 1 to 778, the contents of which is a 12-bit one's complement number index. The indexed direct address is formed by adding the index to the base address as signed one's complement numbers, ignoring overflow. When m plus (d) equals 7777 the result is set to 0000, except as follows: adding 7777 plus 7777 equals 7777. In general, adding 0000 or 7777 leaves the other number unchanged, except when the other number is also 0000 or 7777. #### Indirect 6-Bit Address PP instructions in this category are indirect address instructions. They have the format OPCODEd. The 6-bit d field is used to read a 12-bit number from PP locations 0 through 778; this number is used as a 12-bit address to access PP memory locations 0 through 77778. ## **READ/WRITE INSTRUCTIONS** #### PP Central Memory Read Instructions (60, 61) Instruction 60 transfers one CM word into five 12-bit PP memory words. Instruction 61 transfers a block of 1 through 811 CM words into 5 through 4095 12-bit PP words; it is possible to transfer up to 4096 CM words overwriting PP memory cyclically; location 0, however, has special properties. Refer to instruction 61. ## PP Central Memory Write Instructions (62, 63) Instruction 62 transfers five 12-bit PP memory words into one CM word. Instruction 63 transfers 5 through 4095 PP memory words into 1 through 811 CM words. It is possible to transfer up to 20, 480 PP, memory words, repeating information from PP memory cyclically. # INPUT/OUTPUT CHANNEL COMMUNICATIONS Data transfers to and from external devices are controlled by PP instructions 64 through 77. The assignment of PPs, transfer priorities and resolution of conflicts are software responsibilities. Channel parity and reservation must be provided for, using the channel marker flag and/or software interlocks in central memory. After any conflicts have been resolved, proceed as follows: | | Action | Typical Instruction | |----|-------------------------------------|-----------------------------------------------| | 1. | Clear error flag. | Jump if error flag set, and clear flag (661). | | 2. | Verify inactive status. | Jump if active (640). | | 3. | Verify read status. | | | | Prepare for reading summary status. | Function m (77). | | | Verify that the device responded. | Jump if active (640). | | | Activate channel. | Activate (74). | | | Read summary status. | Input to A (70). | | | Verify error flag clear. | Jump if error flag set (661). | | | Analyze summary status. | Logical product (12).<br>Zero jump (04). | | 4. | Enter number of words to A. | Load d (14). | | 5. | Prepare for input/output. | | Prepare for input/output. Verify inactive status. Jump if active (640). Prepare for read/write. Function m (77). Verify that the device responded. Jump if active (640). Read/write data. Activate channel. Activate (74). Read/write data. Input/output A words (71/73). If write, loop until Disconnect channel. Jump if full (660). empty. Deactivate (75). Verify inactive status. Jump if active (640). 7. Verify transfer integrity. Verify A words were transferred (see note 1). Nonzero jump (05). Verify error flag clear. Jump if error flag set (661). Verify inactive status. Jump if active (640). Action Typical Instruction Prepare for reading device status. Function m (77). Verify that the device responded. Jump if active (640). Activate channel. Activate (74). Read device status. Input to A (70). Verify error flag Jump if error flag set clear. (661). Analyze device status. Logical product (12). Nonzero jump (05). Disconnect channel. Deactivate (75). NOTE If A equals the original value, no words were transferred. If A is not equal to 0, the device or another PP ended the transfer. ## INTER-PP COMMUNICATIONS Any PP can communicate with any other PP using any channel (except the real-time clock) by omitting the conditioning of the external devices of that channel for a data transfer. Both single word and block transfers can be used. Either the sending or the receiving PP can activate the channel used, after which the sending PP outputs data into the channel register of the channel concerned and the receiving PP inputs data from the same register. The transfer rate is one word every 500 nanoseconds, except when the transfer is between PPs in different barrels but in the same time slot. In such a case the transfer rate is one word every 1000 nanoseconds. PPs which use the same time slots are as follows: | Slot | 1 | 1 2 | 1 3 | 1 4 | 1 5 | |------|--------|-----------|--------|--------|--------| | PPs | 100,20 | 0 01,21 | 102,22 | 103,23 | 104,24 | | | | | | | | | Slot | 1 6 | 1 7_ | 10 _ | 11 | 12 | | PPs | 105,25 | 106,26 | 107,27 | 10,30 | 111,31 | | | Note | Mount | rs in | 4-1 | | Software resolves priority and reservation problems arising in inter-PP communications by interlocks stored in CM or by other means. ## PP PROGRAM TIMING CONSIDERATIONS Some external equipment may require timing considerations in issuing function, activate, and input instructions. Refer to the applicable external equipment reference manual. Such timing considerations may, for example, be required to ensure that the equipment attains a proper speed before data is sent (required by some magnetic tape equipment). Also, equipment which terminates a data transfer by resetting the active flag to inactive often requires timing considerations in issuing the next function instruction. #### **CHANNEL OPERATIONS** ## **Channel Control Flags** Channel operation is affected by the channel active/inactive and full/empty flags and, depending on the status of these two flags, the channel is said to be active, inactive, full, or empty. Each channel also has a marker flag for software use, and an error flag for indicating transmission parity errors. ## Channel Active/Inactive Flag A channel is normally activated by a function (76 or 77) instruction or by an activate channel (74) instruction. The channel can also be activated by an external device. A function instruction conditions the external device for a coming data or status information transfer. The instruction places a 12-bit function word plus parity in the channel register and sets the active and full flags. The function word and a function signal are sent to the external device. No active or full signals are sent during a function instruction. The external device accepts the function word and sends an inactive signal which clears the channel active and full flags, clearing the channel register. An activate channel instruction prepares a channel for data transfer and sends an active signal to the external device. Subsequent input or output instructions transfer data. A disconnect channel (75) instruction after a data transfer returns the channel to an inactive state, and an inactive signal is sent to the external device. ## Register Full /Empty Flag A register is full when it contains a function or data word for an external device or contains a word received from the external device. The register is empty when the flag clears. The flag is turned on or off as the register changes state. A channel can only be full when it is active. On data output, the processor places a word in the channel register (the channel should be active and empty) and sets a full flag. The data word plus parity and a full signal are sent to the external device. The external device accepts the word and sends an empty signal to the channel which clears the full flag, clearing the channel register. The active and empty status of the channel signals the PP to send the next word to the register. On data input, the external device sends a word and a full signal to the data channel. The word is placed in the channel register, and the full flag sets. The PP stores the word and clears the full flag, clearing the data register. An empty signal is sent to the external device signaling it to send the next data word. # Channel (Marker) Flag Instructions (641, 651) This flag is used by software as a marker and does not affect hardware operation. When PPs in the same time slot use this flag, priority conflicts exist. For channel 17g (maintenance channel) marker flag, priority problems are resolved by hardware. For other channels, such conflicts must be resolved by software. Refer to Inter PP Communications, this section, for a list of PPs in each time slot. ## Error Flag Instructions (661, 671) This flag indicates an input data parity error on the specific channel being tested. It also indicates an output data parity error on channels which have the capability of sending an error signal to the IOU in case of such an error. The status register of the device concerned must be read to verify output data integrity. ## **Channel Transfer Timing** Figure I-5-7 shows channel transfer timing. All signal pulses are $25 \pm 5$ nanoseconds in width and occur $25 \pm 5$ nanoseconds following the 10-megahertz clock. To maintain the fastest possible cycle time (500 nanoseconds), a function/full/empty pulse from the PP must be answered with an inactive/empty/full pulse, respectively, within 310 $\pm$ 35 nanoseconds. If the maximum speed is not required, this response time may be increased by multiples of 100 nanoseconds. The PP master clock frequency can be varied by $\pm 2$ percent. The peripheral devices used must tolerate this frequency variation. ## NOTES: - ALL TRANSMISSION PULSE WIDTHS (INCLUDING DATA, FULL, EMPTY, ETC.) ARE 25±5 ms. TO AVOID LOST DATA, ALL INPUTS FROM THE CHANNEL TO THE PP MUST ARRIVE WITHIN THE 70 ms. INPUTS MAY BE EARLIER OR LATER BY 100 ms MULTIPLES. TOTAL TURNAROUND TIME BETWEEN FUNCTION AND INACTIVE IS MEASURED AT PP. THIS TIME VARIES DUE TO EXTERNAL DEVICE RESPONSE TIME BUT MUST BE WITHIN 310235 ms TO MAINTAIN THE 500 ms CYCLE TIME. Figure I-5-7. Channel Transfer Timing ## INPUT/OUTPUT TRANSFERS #### **Data Input Sequence** The external device sends data (figure I-5-8) to the PP via the controller as follows: - 1. The PP places a function word in the channel register and sets the full flag and the channel active flag. At the same time, the PP sends the first of a group of words and function signals to all controllers. The function signals cause all controllers to sample the words and identify the words as function codes rather than data words. Connect codes select controllers and modes of operation and clear nonselected controllers. Only selected controllers are connected. - 2. The controller sends an inactive signal to the PP, indicating acceptance of the function code. The signal drops the channel active flag, which in turn drops the full flag and clears the channel register. - The PP sets the channel active flag and sends an active signal to the controller which signals input equipment to start sending data. - 4. The input equipment reads a 12-bit data word plus one parity bit and then sends the word with parity to the channel register with a full signal which sets the channel full flag (10 to 15 nanoseconds after the data arrives). - 5. The PP stores the word, drops the full flag, and returns an empty signal, indicating acceptance of the word. The input equipment clears its data register and prepares to send the next word. - Steps 4 and 5 repeat for each word transferred. - 7. At the end of the transfer, the controller clears its active condition and sends an inactive signal to the PP to indicate the end of the data. The signal clears the channel active flag to disconnect the controller and the PP from the channel. 8. As an alternative, the PP may choose to disconnect from the channel before the input equipment has sent all its data. The PP does this by dropping the active flag and sending an inactive signal to the controller which immediately clears its active condition and sends no more data, although the input equipment may continue to the end of its record or cycle (for example, a magnetic tape unit would continue to end-of-record and stop in the record gap). ## **Data Output Sequence** The PP sends data (figure I-5-9) to the external device as follows: - 1. The PP places a function word in the channel register and sets the full flag and the channel active flag. The function signal causes all controllers to sample the word and identify the word as a function code rather than a data word. Connect codes select controllers and modes of operation and clear nonselected controllers. Only selected controllers are connected. - The controller sends an inactive signal to the PP, indicating acceptance of the function code. The signal drops the channel active flag, which in turn drops the full flag and clears the channel register. - The PP sets the channel active flag and sends an active signal to the controller which signals the output equipment that data flow is starting. - 4. The PP places a 12-bit data word plus one parity bit in the channel register and sets the full flag. Coincidently, the PP sends a word with parity and a full signal to the controller. - The controller accepts the word and sends an empty signal to the PP where the signal clears the channel register and drops the full flag. - 6. Steps 4 and 5 repeat for each PP word. - 7. After the last word is transferred and acknowledged by the controller empty signal, the PP drops the channel active flag and turns off the controller with an inactive signal. ## NOTES: - 1 TIME IS A FUNCTION OF EXTERNAL DEVICE (ED). PP RECOGNIZES INACTIVE 1 MAJOR CYCLE (OR A MULTIPLE OF MAJOR CYCLES) AFTER FUNCTION. THE PP MUST PREVIOUSLY RECEIVE INACTIVE. - TIME IS A FUNCTION OF PERIPHERAL PROCESSOR (PP). MINIMUM TIME IS 1 MINOR CYCLE. ACTUAL TIME IS A FUNCTION OF THE PP PROGRAM. - 3 TIME IS A FUNCTION OF ED. - TIME IS A FUNCTION OF PP. MINIMUM TIME IS 1 MINOR CYCLE. MAXIMUM TIME IS UP TO 4 MINOR CYCLES TO ALLOW OPERATION WITHIN 1 MAJOR CYCLE. - 5 TIME IS A FUNCTION OF PP. MINIMUM TIME IS 2 MAJOR CYCLES. MAXIMUM TIME IS AN INTEGRAL MULTIPLE OF MAJOR CYCLES. - 6 TIME IS A FUNCTION OF ED. - 7. MAJOR CYCLE TIME IS 500 NS. - 8. MINOR CYCLE IS 50 NS. - (9) TIME IS A FUNCTION OF ED. FULL SHOULD PROCEED THE DATA BY A MINIMUM OF 5 NS (15 NS MAXIMUM) TO REMOVE THE CLEAR ON THE INPUT DATA RECEIVERS. - (10) PP MAY DISCONNECT AFTER EMPTY SIGNAL OF ANY ED WORD. STATUS REQUEST DISCONNECTS IN THIS MANNER. - A CHANNEL MUST BE PREVIOUSLY INACTIVE. - B CHANNEL REMAINS ACTIVE UNTIL ED SENDS INACTIVE. - C CHANNEL MUST BE PREVIOUSLY INACTIVE. Figure I-5-8. Data Input Sequence Timing #### NOTES: - 1 TIME IS A FUNCTION OF EXTERNAL DEVICE (ED). PP RECOGNIZES INACTIVE 1 MAJOR CYCLE (OR A MULTIPLE OF MAJOR CYCLES) AFTER FUNCTION. THE PP MUST PREVIOUSLY RECEIVE INACTIVE. - TIME IS A FUNCTION OF PERIPHERAL PROCESSOR (PP). MINIMUM TIME IS 1 MINOR CYCLE. ACTUAL TIME IS A FUNCTION OF THE PP PROGRAM. - 3 TIME IS A FUNCTION OF ED. - TIME IS A FUNCTION OF PP. MINIMUM TIME IS 1 MINOR CYCLE. MAXIMUM TIME IS UP TO 4 MINOR CYCLES TO ALLOW OPERATION WITHIN 1 MAJOR CYCLE. - TIME IS A FUNCTION OF PP. MINIMUM TIME IS 2 MAJOR CYCLES. MAXIMUM TIME IS AN INTEGRAL MULTIPLE OF MAJOR CYCLES. - 6 TIME IS A FUNCTION OF ED. - 7. MAJOR CYCLE TIME IS 500 NS. - 8. MINOR CYCLE IS 50 NS. - A CHANNEL MUST BE PREVIOUSLY INACTIVE. - B CHANNEL REMAINS ACTIVE UNTIL ED SENDS INACTIVE. - C CHANNEL MUST BE PREVIOUSLY INACTIVE. Figure I-5-9. Data Output Sequence Timing ## **DISPLAY STATION PROGRAMMING** #### **KEYBOARD** A PP transmits function code 70208 to request data from the keyboard of the display station. The PP then activates the input channel and inputs one character from the keyboard. This character enters as the lower 6 bits of the word with the upper bits cleared. There is no status report by the keyboard. Table I-5-9 lists the keyboard character codes. TABLE 1-5-9. KEYBOARD CHARACTER CODES | Character | Code | Character | Code | |-----------|------|-----------------|------| | No data | 00 | 0 | 33 | | A | 01 | 1 | 34 | | В | 02 | 2 | 35 | | С | 03 | 3 | 36 | | D | 04 | 4 | 37 | | E | 05 | 5 | 40 | | F | 06 | 6 | 41 | | G | 07 | 7 | 42 | | н | 10 ' | 8 | 43 | | I | 11 | 9 | 44 | | J | 12 | + | 45 | | к | 13 | - | 46 | | L | 14 | * | 47 | | М | 15 | / | 50 | | N | 16 | ( | 51 | | 0 | 17 | ) | 52 | | P | 20 | Left blank key | 53 | | Q | 21 | = | 54 | | R | 22 | Right blank key | 55 | | s | 23 | , | 56 | | T | 24 | • | 57 | | υ | 25 | Carriage return | 60 | | V | 26 | Backspace | 61 | | W | 27 | Space | 62 | | х | 30 | | | | Y | 31 | | | | z | 32 | | | | | | 1 | | # DATA DISPLAY Data is displayed within an 8 by 11 inch area of a cathode-ray tube (CRT). The display can be in character mode (alphanumeric) and/or dot mode (graphic). There are two presentation areas (left and right) displayed. Each is made up of 262 144 dot locations arranged in a 512-by-512 dot format. Each dot position is determined by the intersection of X and Y coordinates. The lower left corner dot is octal address X=6000 and Y=7000, and the upper right corner dot is octal address X=6777 and Y=7777. ## **Character Mode** In character mode, three sizes are provided. Large characters are arranged in a 32-by-32 dot format with 16 characters per line. Medium characters are arranged in a 16-by-16 dot format with 32 characters per line. Small characters are arranged in an 8-by-8 dot format with 64 characters per line. Table I-5-10 lists the display character codes. TABLE I-5-10. DISPLAY CHARACTER CODES | Character | <u>Code</u> | Character | Code | |-----------|-------------|-----------|------| | Space | 00 | 0 | 33 | | A | 01 | 1 | 34 | | В | 02 | 2 | 35 | | С | 03 | 3 | 36 | | D | 04 | 4 | 37 | | E | 05 | 5 | 40 | | F | 06 | 6 | 41 | | G | 07 | 7 | 42 | | н | 10 | 8 | 43 | | I | 11 | 9 | 44 | | J | 12 | + | 45 | | к | 13 | - | 46 | | L | 14 | * | 47 | | м | 15 | / | 50 | | N | 16 | ( | 51 | | 0 | 17 | ) | 52 | | P | 20 | Space | 53 | | Q | 21 | = | 54 | | R | 22 | Space | 55 | | s | 23 | , | 56 | | T | 24 | 1 . | 57 | | υ | 25 | | | | v | 26 | 1 | | | W | 27 | | | | х | 30 | H | | | Y | 31 | 4 | | | Z | 32 | | | #### **Dot Mode** In dot mode, display dots are positioned by the X and Y coordinates. The X coordinates position the dots horizontally. The Y coordinates position the dots vertically and unblank the CRT for each dot. Horizontal lines are formed by a series of X and Y coordinates. Vertical lines are formed by a single X coordinate and a series of Y coordinates. #### Codes A single function word is transmitted to select the presentation, mode, and character size (character mode only). Figure I-5-10 illustrates the function word format. The word following the function word specifies the starting coordinates for the display (for either mode). Figure I-5-11 illustrates coordinate data word. In character mode, the following words are display character codes. Figure I-5-12 illustrates the character data word. Figure I-5-10. Display Station Output Function Code NOTE: IN DOT MODE, EACH Y COORDINATE TRANSMITTED FORCES A DOT DISPLAY. Figure I-5-11. Coordinate Data Word Figure I-5-12. Character Data Word When the display operation has started, the controller regulates character spacing on the line. A new coordinate data word must be sent to start each line. If new coordinates are not specified, data is written on the line specified by the active coordinate word, and information already on that line is overwritten. Character sizes can be mixed by sending a new function word and coordinate word for each size change. Spacing on a line can be varied by sending a coordinate word for the character which is to be spaced differently. #### PROGRAMMING EXAMPLE The following programming example (figure I-5-13) requests an input of one line of data from the display station and displays this data on the CRT as it is being typed. Figure I-5-13. Receive and Display Program Flowchart # PROGRAMMING TIMING CONSIDERATIONS When performing an output operation, the computer must wait at the end of the output for a channel empty condition to prevent a loss of coordinates or data. A full jump at the end of the output ensures that the channel is empty and the display controller accepts the last word of the output before disconnecting from the channel. # **REAL-TIME CLOCK PROGRAMMING** Channel 148 is reserved for the real-time clock. This channel is always active and full and may be read at any time. The real-time clock is a 12-bit free-running counter incrementing at a 1-megahertz rate from 0 through $4095_{10}$ . ## TWO-PORT MULTIPLEXER PROGRAMMING Channel 158 is reserved for communications with one or two external devices through the two-port multiplexer. One port is reserved for maintenance purposes and the other is reserved for future use. The two-port multiplexer can communicate with all external devices which use EIA standard RS-232C serial interface. It can also communicate with telephone dial-out equipment through a RS-366A interface (port 1 only), and accommodate auto answer equipment (both ports). It also has a remote deadstart and power on/off capability, controlled by a four-position switch. The two-port multiplexer supports data communication using ASCIl code only. It can accommodate data with odd/even parity, 5 to 8 bits per character and 1 or 2 stop bits. The format is set by issuing appropriate function codes. The rate is switch selectable for each channel for operation between 110 and 19200 baud. Each port has a 64-character output buffer and a 16-character input buffer. # NOTE Bit numbering is 0 through 63 from left to right. ## TWO-PORT MULTIPLEXER OPERATION The two-port multiplexer uses the rightmost 12 bits on channel 158. A 12-bit (octal) function word from the PP is translated to specify the following operating conditions. | Code | Functions | |------|-----------------------------------------| | 7XXX | Terminal select | | 6xxx | Terminal deselect | | 1X04 | Read calendar clock | | 1X05 | Write calendar clock | | 1X06 | Write auto dial-out data | | 1X07 | Read auto dial-out status | | 1X10 | Abandon call | | 00XX | Read status summary | | 01XX | Read terminal data | | 02XX | Write output buffer | | 03XX | Set operation mode to terminal | | O4XX | Set/clear terminal control signal, data | | | terminal ready (DTR) | | 05XX | Set/clear terminal control signal, | | | request to send (RTS) | | 06XX | Not used | | 07XX | Master clear selected port | ## Terminal Select (7XXX) The PP sends this select code to specify the terminal to which the function codes and data transmissions apply. Code 7000 selects port 0 (for future use) and code 7001 selects port 1 (maintenance console). ## Terminal Deselect (6XXX) The PP sends this code which deselects the two-port multiplexer from channel 158 so the 16-bit channel is available for inter-PP communications. Deselecting a port does not affect any operations going on between the two-port mux and external equipment. For example, if an output operation (O2XX function) has just been performed and the 64 character output buffer is full, the two-port mux continues to empty the buffer after the port is deselected. ## Read Calendar Clock (1X04) A select port 0 or port 1 function code must be issued before the calendar clock can be read. Function 1X04 initiates an eight-word data input with format as follows: #### Status Information | | | . 5 | 6 | 57 | | 58 | | 59 | | 60 | | | | | | | | |------|---|-----|-----|-----|-----|------|----|------|----|------------|----|------|-----|------|-----|-----|---| | WORD | 0 | | | | | 0 | | | | | | 0 | : | | : | s | : | | | | | | | | ears | | | | | | | | | | | | | WORD | 1 | : Y | : | Y | : | Y | : | Y | : | y | : | y | : | y | : | у. | : | | | | T | ens | of | M | onth | 8 | | | Uni | ts | of | | dont | h | 3 | | | WORD | 2 | : 0 | : | 0 | : | 0 | : | M | : | <b>m</b> . | : | m | : | m | : | m | : | | | | T | ens | of | Da | ays | | | | Uni | ts | s of | . I | Days | 3 | | | | WORD | 3 | : 0 | : | 0 | : | D | : | D | : | d | : | d | : | d | : | d | : | | | | | | | | ours | | | | | | | | | | | | | WORD | 4 | : 0 | : | 0 | : | H | : | H | : | h | : | h | : | h | : | h | : | | | | T | ens | of | M | inut | es | s | | Uni | ts | s of | . 1 | Minu | ıte | 98 | | | WORD | 5 | : 0 | : | M | : | М | : | М | : | m | : | m | : | m | : | m | : | | | | T | ens | of | S | econ | d | 3 | | Un | ii | ts o | f | Sec | :01 | nds | | | WORD | 6 | : 0 | : | S | : | S | : | S | : | s | : | s | : | s | : | s | : | | | | R | ese | rve | d : | for | Fι | utur | ·e | Use | | | | | | | | | WORD | 7 | : 0 | : | 0 | : | | : | 0 | : | 0 | : | 0 | : | 0 | : | 0 | : | Bit 63, when set, indicates that there has been a power failure and the clock data is no longer valid. # Write Calendar Clock (1X05) A select port 0 or port 1 function code must be issued before the calendar clock can be written. The format of data sent by the 1X05 function is as follows: | | Tens of Years Units of Years | |--------|---------------------------------------------------------| | WORD 0 | : Y : Y : Y : Y : y : y : y : y : | | | Tens of Months Units of Months | | WORD 1 | | | | Tens of Days Units of Days | | WORD 2 | : O : O : D : D : d : d : d : d : d : | | | | | | Tens of Hours Units of Hours | | WORD 3 | Tens of Hours Units of Hours | | WORD 3 | : 0 : 0 : H : H : h : h : h : h : t : t : t : t : t : t | | WORD 3 | : 0 : 0 : H : H : h : h : h : h : h : h : h : h | | WORD 4 | Tens of Minutes Units of Minutes + | The smallest time unit that can be set is minutes. Tenths, units, and tens of seconds are set to zero. Writing the wall clock automatically resets bit 63 of the status word to zero to indicate that the wall clock data is valid. # Write Auto Dial-Out Data (1X06) Port 1 must be selected before this function can be issued. Function 1X06 conditions the two-port mux to pass sequential 8-bit output characters to the auto dial-out equipment as 4-bit numbers/codes as follows: | | Channe | l Bits | | Number/Code | |-------|--------|--------|-------|-------------------| | 56/60 | 57/61 | 58/62 | 59/63 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | Ó | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | ì | 7 | | ĭ | ō | ō | 0 | 8 | | ī | Õ | ŏ | ĭ | ğ | | 1 | Ŏ | ň | ō | | | ī | ō | ī | ì | # | | ī | ĭ | ō | ō | End of number | | ī | ī | Õ | ì | Wait for 2nd tone | | ī | ī | í | ō | Unassigned | | ī | ī | ī | ĭ | Unassigned | | - | - | • | - | ourand Purca | Bits 56 - 59 represent the first number/code output, and bits 60 - 63 the second. An End of Number code must follow the last telephone number in the data. If there is an even number of digits in the telephone number, this code is in the four most significant bits of the last word and the four least significant bits are ignored. The function, 1X06 may be issued only when the auto dial-out status bit 62 is a zero and bit 63 is a one (line not occupied and power on). While the two-port mux is dialing, the PPs may monitor the status of the call by looking at the Abandon Call and Call Origination Status status bits, described next. ## Read Auto Dial-Out Status (1X07) Port 1 must be selected before this function is issued. The function, 1X07 causes a one-word input with the following format. | <u>Bit</u> | <u>Description</u> | |------------|-------------------------| | 52-59 | Not Used | | 60 | Abandon call | | 61 | Call origination status | | . 62 | Data line occupied | | 63 | Power on | ## Abandon Call (1X10) This function aborts the current call. ## Read Status Summary (OOXX) This code permits the PP to input status from the selected terminal. One word input must follow to read the status response. The response is 12 bits. | Bit | Status | |-------|-----------------------------------| | 52-58 | Not used | | 59 | Output buffer not full | | 60 | Input ready | | 61 | Data carrier detect or carrier on | | 62 | Data set ready | | 63 | Ring indication | | | | ## PP Read Terminal Data (01XX) This code permits the PP to input the terminal data from the selected terminal. Channel 158 must be activated and a one-word input must follow to read in the terminal data. The data word is 12 bits. | Bit | Status | |----------------------|------------------------------------------| | Bit<br>52 | Data set ready | | 53 | Data set ready and data carrier detector | | 54 | Over run | | 55<br>56 <b>-</b> 63 | Framing or parity error<br>8-bit data | Data Character (Bits 56 through 63) The lower 8 bits of the input word form the data character. The multiplexer forms this character directly from the Universal Asynchronous Receiver and Transmitter (UART). ## Framing or Parity Error (Bit 55) When the received character does not have a valid stop bit (framing error), or when this bit sets, the received character parity does not agree with the select parity (parity error). #### Overrun (Bit 54) The overrun bit sets, when the earliest previously received character is not read by the PP before the fourth character arrives. Data Set Ready (DSR) and Data Carrier Detector (DCD) (Bit 53) This bit sets when both data set ready and data carrier detector signals are active. Data Set Ready (Bit 52) This bit sets when the data set ready signal is active. # PP Write Output Buffer (02XX) This code prepares the multiplexer for an output operation to the 64-character output buffer memory. Before an output operation can proceed, channel 158 must be activated. The output operation is terminated when the multiplexer receives an inactive signal from the PP, or when no more locations are available in the output buffer. In the latter case, an in- active (instead of empty) signal is sent back to the channel, which in turn will terminate the output operations. ## Set Operation Mode to the Terminal (03XX) This code permits the PP to set the terminal operation mode register. A 12-bit function code word from the PP specifies the operation of the terminal. This word is decoded in the function register. Segments of the word define the mode as follows: | Bit | Status | |-----|-------------------------------------------------------------------------------------------------------------------------------------| | 58 | Enable loop-back | | | This bit, when set, enables a round trip data path from channel 158 to the selected RS232C port (UART chip) and back to channel 158 | | | When in loop back mode, the UART chip does not transmit data externally. | | 59 | No parity | | | When this bit is set it eliminates the parity bit from | transmitted characters. bit. and The immediately follow the last data received stop bit(s) | Bit | Status | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 60 | Number of stop bits | | | This bit selects the number of stop bits, 1 or 2, to be appended immediately after the parity bit. When this bit is clear, it inserts 1 stop bit and when set, it inserts 2 stop bits. | # 61-62 Number of bits per character These 2 bits are internally decoded to select 5, 6, 7, or 8 data bits per character. | Bit 61 | Bit 62_ | Bits per Character | |--------|---------|--------------------| | | | | | 0 | 0 | 5 | | 0 | 1 | 6 | | 1 | 0 | 7 | | 1 | 1 | 8 | #### 63 Odd/even parity select This bit selects the type of parity which will be appended immediately after the data bits. It also determines the parity that will be checked on read data. ## Set/Clear Data Terminal Ready (04XX) This code permits the PP to set or clear the terminal control signal, data terminal ready (DTR). When bit 63 is set, DTR is active, and when bit 63 is clear, DTR is inactive. ## Set/Clear Request to Send (05XX) This code permits the PP to set or clear the terminal control signal, request to send (RTS). When bit 63 is set, RTS is active, and when bit 63 is clear, RTS is inactive. ## Master Clear (07XX) This code permits the PP to master clear the selected port including its output buffer memory and UART. The terminal operation mode register and terminal control signals are not cleared. ## **Device Initiated Functions** The two-port mux has the capability to react to a signal on a separate line from suitable external devices, and to special ASCII code sequences input over the data line. In either case, two-port mux status bit 63 (Ring Indicator) sets. As the two-port mux operates from 60-Hz power, this capability exists even when the computer (400-Hz) power is off and includes the capability to turn the computer power on. Status bit 63 is monitored by a microcomputer in the two-port mux. The action taken depends on the position of the port option switch for each port as follows: Switch Position Description Disabled The port is disabled for all input and output operations. No data can be sent out and all incoming signals are ignored. MSG Only The port is enabled for system originated functions only. These functions may be output or input operations. Remote power control and remote deadstart are disabled. DS Enabled The port is enabled for all functions except remote power control. DS & PWR Enabled The port is enabled for all functions (system originated, remote power control and remote deadstart). The port option switches and the baud rate selection switches are located on a panel in the back of the mainframe. Since the back doors of the mainframe are normally locked, the switches can be changed only by an authorized maintenance person. Device-initiated functions are also safeguarded by passwords. ## PROGRAMMING CONSIDERATIONS Channel 158 communicates with the terminals connected to the external interface, one at a time. To establish communications between a PP and the terminal, the PP issues a function for select. The function word for select is formed by the least significant 12 bits, sent to channel 158, and specifies the following information. - A select code to select the multiplexer (7XXX). - The terminal with which the PP would like to establish communication (7XXX). When a connect is established, the two-port multiplexer routes all data to the terminal designated by the select code. The multiplexer responds with the inactive signal to acknowledge receipt of the function code of 7XXX for select, 6XXX for deselect, and 0XXX for operation. Otherwise, the function is ignored by the multiplexer. ## **Output Data** The multiplexer accepts a maximum data block length of 64 characters per terminal. During the block data transfer, the multiplexer terminates the output operation either when it receives an inactive signal from the channel or when the output buffer is full. When the output buffer is full, the multiplexer sends back an inactive signal instead of an empty signal after receiving the last output word. This signal indicates that the output buffer has accepted the last output word and cannot receive any more data from the PP. Output to a full buffer is not allowed by the multiplexer. ## **Input Data** The multiplexer stores 16 words of input data from the terminal. A lost data condition exists if the PP does not input the previous data before the fourth word arrives from the terminal. The multiplexer allows input from an empty input buffer. Request to Send and Data Terminal Ready Request to send and data terminal ready are brought up automatically by the hardware under the following conditions independent of software RTS and DTR bits. - Data in the UART output register. - Data in the FIFO output register When no data is in the FIFO or UART, the software bit determines RTS and DTR. ## MAINTENANCE CHANNEL PROGRAMMING # MAINTENANCE CHANNEL A PP in the IOU can perform any or all of the following operations through the maintenance channel (MCH) to each system element (CP, IOU, or CM). - Initializing registers, controls, and memories. - Monitoring and recording error information. - Verifying error detection and correction hardware. The maintenance channel consists of the maintenance channel interface on channel 178, a maintenance channel interface in each system element, and a set of interconnecting cables. A selector on the IOU maintenance channel interface connects to one of up to three system elements. The IOU, CM, and CP are combined together as element 0, and its maintenance access control is internally connected to the selector. Any other system elements are assigned arbitrary element numbers. Each maintenance access control connects to the selector by a single cable. This arrangement results in a radial connection that allows any system element to be shut down or removed without affecting communication with the other elements. NOTE Bits numbering is 0 through 63 from left to right. #### MCH FUNCTION WORDS The MCH function word consists of the connect, opcode, and type fields which are used as described in the next three paragraphs and table I-5-11. The connect field specifies the element to which the MCH is connected, controlling selection within the IOU only. The element remains connected until another connect code selects a different unit. Connect codes $10_8$ to $17_8$ leave the MCH unconnected; in this state the interface can be used for PP to PP communications. The OPCODE field controls the unit selected by the connect code, preparing the unit for a coming read/write/echo operation, or causing the unit to halt, start, clear, or deadstart. The type field selects the group of registers to be operated on (CP, IOU, CM, Control Store, Register File, MAP). #### MCH CONTROL WORDS Some function words must be followed by a 16-bit control word which specifies the internal address of the register to be connected. Refer to table I-5-12 for IOU internal address assignments, table I-5-13 for CM internal address assignments, and table I-5-14 for CP internal address assignments. The control word is issued as two 8-bit data words (sometimes called address bytes). This is accomplished by transmitting two PP words where the lower 8 bits in each word are used as follows: - Function words to CP with opcodes 4/5 (read/write) and op code F (deadstart). - Function words to CM and IOU with opcodes 4/5. - Function words to CP, CM, and IOU with opcode 8 (echo). ## MCH Programming for Halt/Start (Opcode 0/1) These operations consist of the output of a function word. A halt opcode halts the processor without damaging the process being executed, including the integrity of the interunit communication of the halted processor such as CDC CYBER 170 exchange request communication, central memory communications, and the process state. If the process is subsequently restarted without performing any other MCH operations, or after performing read/write with certain precautions as described in Operating Systems Manual, the process continues without damage. ## MCH Programming for Read/Write (Opcode 4/5) Refer to Programming for PP Data Input/Output, this section, for a more complete procedure. In general terms, proceed as follows: - 1. Issue function with opcode 4/5. - Output data word (leftmost half of control word). - 3. Verify error flag clear. - Output data word (rightmost half of control word). - Verify error flag clear. - 6. Input/output required number of data words. - 7. Verify error flag clear. Reading a nonexistent register returns all zeros. Writing to a read-only register, or to a nonexistent register, does not alter any register. Most registers are read/write as 64-bit (eight-byte) registers, requiring the input/output of eight MCH data words. Most registers which are physically smaller than eight bytes are right-justified with zero-fill. Exceptions are as follows: - Reading a status summary register repeats the status information in each byte. - IOU may disconnect MCH without affecting subsequent MCH operations. - After reading one to eight bytes from any register which does not require microcode assistance. - After writing one byte to a corrected error log register. - After writing one byte to an uncorrected error log register. The following MCH operations on CP registers can be performed with the CP running or halted. - Read CP status summary register. - Read CP fault status register. - Read CP corrected error log registers. - Read CP options installed registers. - Read CP element identifier register. - Read/write CP dependent environmental control register. - Read/write test mode control registers. - Clear errors. To read/write other CP registers, the CP must be running since these registers are accessed by microcode. Refer to table I-5-15 for IOU register bit assignments, table I-5-16 for CM register bit assignments, and table I-5-17 for CP register bit assignments. TABLE I-5-14. CP INTERNAL ADDRESS ASSIGNMENTS | Intern<br><u>Hex</u> | al Address<br><u>Octal</u> | Ту <sub>!</sub><br>(2) | - | <u>Description</u> | | |----------------------|-------------------------------------------------|------------------------|-----|----------------------------------------|--| | 00 | 000 | Ř | A | Status summary register | | | 10 | 020 | R | A | Element identifier register | | | 30 | 060 | R | Α . | Dependent environment control register | | | 42 | 082 | R | M | Monitor condition register | | | 80 | 200 | R/W | A | Processor fault status register | | | 90 | 220 | R/W | A | Retry corrected error log register | | | 93 | 223 | R/W | A | Map corrected error log register | | | NOTES | | | | | | | (2) | R = read, W = write | | | | | | (3) | A = always accessible, M = microcode accessible | | | | | TABLE I-5-15. IOU REGISTER BIT ASSIGNMENTS (1 of 4) | Channel Bit | <u>Description</u> | | | | |-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | IOU Status Summary Register (MCH Address 00 <sub>16</sub> ) | | | | | Summary status 60 Processor halt 61 Valid uncorrected error 62 (not used) 63 Long warning | | | | | | NOTE When more than o | ne byte is read, bits 59-60 are duplicated in each byte. | | | | | | IOU Element Identifier Register (MCH Address 10 <sub>16</sub> ) | | | | | 32-39<br>40-47<br>48-63 | Element type $(02_{16} = IOU)$<br>Element model $(10_{16} = 825, 11_{16} = 815)$<br>Element serial number (in packed decimal) | | | | TABLE I-5-15. IOU REGISTER BIT ASSIGNMENTS (2 of 4) | Channel Bit | <u>Description</u> | | | | |----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | | | | 20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32 | Barrel 3 Barrel 2 Barrel 1 Barrel 0 Channel 7 Channel 5 Channel 4 Channel 3 Channel 2 Channel 1 Channel 1 Channel 1 Channel 0 Channel 1 | | | | | 36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>52<br>53<br>54<br>55<br>61<br>62<br>63 | Channel 13 Channel 12 Channel 11 Channel 10 Channel 27 Channel 26 Channel 25 Channel 24 Channel 23 Channel 22 Channel 21 Channel 30 Channel 30 Radial interface 2/3 Two-port mux Display controller (CC545) | | | | | 03<br>04<br>05<br>06<br>07<br>11<br>12<br>13<br>14<br>15<br>19<br>20<br>21<br>22<br>23<br>27<br>28<br>29<br>30<br>31<br>32<br>33 | IOU Fault Status Mask Register (MCH Address 18 <sub>16</sub> ) Barrel O, PP 4 Barrel O, PP 3 Barrel O, PP 2 Barrel O, PP 1 Barrel O, PP 0 Barrel O, PP 10 Barrel O, PP 10 Barrel O, PP 6 Barrel O, PP 5 Barrel 1, PP 4 Barrel 1, PP 3 Barrel 1, PP 2 Barrel 1, PP 1 Barrel 1, PP 1 Barrel 1, PP 10 Barrel 1, PP 10 Barrel 1, PP 10 Barrel 1, PP 6 Barrel 1, PP 6 Barrel 1, PP 6 Barrel 1, PP 5 Channel 7 Channel 6 | | | | TABLE I-5-11. MCH FUNCTION WORD BIT ASSIGNMENTS | <u>Field</u> | | | <u>Description</u> | |---------------------|-------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | MCH Function Word to IOU | | CONNECT (bits 8-11) | Code | 0 <sub>16</sub> = | Connect IOU maintenance registers | | OPCODE (bits 4-7) | Code | 416 = 516 = 616 = 716 = C16 = | Prepare for read (control word required) Prepare for write (control word required) Master clear Clear fault status registers Read IOU status summary (reads one byte, control word not required) | | TYPE (bits 0-3) | Codes | 0-7 <sub>16</sub> = | IOU registers are read circularly (byte 0 follows byte 7) from the byte specified by the type field. | | | | | MCH Function Word to CM | | CONNECT (bits 8-11) | Code | 1 <sub>16</sub> = | Connect CM maintenance registers | | OPCODE (bits 4-7) | Code | 416 =<br>516 =<br>616 =<br>716 = | Prepare for read (control word required)<br>Prepare for write (control word required)<br>Master clear<br>Clear error logs | | | | | MCH Function Word to CP | | CONNECT (bits 8-11) | Code | 2 <sub>16</sub> = | Connect CP maintenance registers | | OPCODE (bits 4-7) | Code | 0 <sub>16</sub> =<br>1 <sub>16</sub> =<br>4 <sub>16</sub> =<br>5 <sub>16</sub> =<br>6 <sub>16</sub> =<br>7 <sub>16</sub> = | Halt processor Start processor Prepare for read (control word required) Prepare for write (control word required) Master clear Clear errors | | TYPE (bits 0-3) | Code | 0 <sub>16</sub> = | Control word required | # MCH Programming for Master/Clear/Clear Errors (Opcode 6/7) These operations consist of the output of a single function word. The master clear immediately and arbitrarily clears the connected unit, without regard to possible information loss. Clear errors clears the error indicators in the connected unit; to avoid loss of error information while the errors are cleared, the unit concerned should be halted. # MCH Programming for Read IOU Status Summary (Opcode C, IOU Only) This operation is an alternative, faster means of reading the IOU status summary register. - 1. Issue function with opcode c. - 2. Input status summary byte. TABLE I-5-12. IOU INTERNAL ADDRESS ASSIGNMENTS | Interna<br><u>Hex</u> | al Address<br><u>Octal</u> | <u>Type (2)</u> | <u>Description</u> | |-----------------------|----------------------------|-----------------|-----------------------------| | 00 | 000 | R | Status summary register | | 10 | 020 | R | Element identifier register | | 12 | 022 | R | Options installed register | | 18 | 030 | R/W | Fault status mask register | | 40 | 100 | R | Status register | | 80 | 200 | R/W | Fault status l register | | 81 | 201 | R/W | Fault status 2 register | #### NOTES - (1) The internal address is the second byte of a 16-bit control word which must be issued after a function word output with OPCODE = 4/5. The first byte is discarded. - (2) R = read, W = write TABLE I-5-13. CM INTERNAL ADDRESS ASSIGNMENTS | Internal Address <u>Hex</u> <u>Octal</u> <u>T</u> | | <u>Type (2)</u> | <u>Description</u> | |---------------------------------------------------|-----|-----------------|----------------------------------| | 00 | 000 | R | Status summary register | | 10 | 020 | R | Element identifier register | | 12 | 022 | R | Options installed register | | AO | 240 | R/W | Corrected error log register | | A4 | 244 | R/W | Uncorrected error log 1 register | | A8 | 250 | R/W | Uncorrected error log 2 register | | | | | | #### NOTES - (1) The internal address is the second byte of a 16-bit control word which must be issued after a function word with OPCODE = 4/5. The first byte is discarded. - (2) R = read, W = write TABLE 1-5-15. IOU REGISTER BIT ASSIGNMENTS (3 of 4) | Channel Bit | <u>Description</u> | | | | |----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | IOU Fault Status Mask Register (MCH Address 18 <sub>16</sub> ) (contd) | | | | | 34<br>35<br>36<br>37<br>38<br>39<br>40<br>42<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>60<br>61 | Channel 5 Channel 4 Channel 3 Channel 2 Channel 10 Channel 17 Channel 15 Channel 15 Channel 12 Channel 10 Channel 11 Channel 10 Channel 12 Channel 12 Channel 12 Channel 27 Channel 27 Channel 26 Channel 25 Channel 25 Channel 24 Channel 23 Channel 22 Channel 21 Channel 20 Radial interface 2/3 Channel 33 Channel 33 Channel 32 | | | | | 62<br>63 | Channel 32<br>Channel 31<br>Channel 30 | | | | | 38-55<br>56<br>59<br>60-63 | IOU Status Register (MCH Address 40 <sub>16</sub> ) Internal Register (A, P, Q or K as per EC bits) LTS bit Barrel reconfiguration switches PP reconfiguration switches | | | | | 03 04 05 06 07 11 12 13 14 15 19 20 21 22 23 27 28 29 30 31 32 33 34 35 36 38 39 | Barrel 0, PP 4 error Barrel 0, PP 3 error Barrel 0, PP 2 error Barrel 0, PP 1 error Barrel 0, PP 1 error Barrel 0, PP 1 error Barrel 0, PP 10 error Barrel 0, PP 10 error Barrel 0, PP 6 error Barrel 0, PP 5 error Barrel 0, PP 5 error Barrel 1, PP 4 error Barrel 1, PP 4 error Barrel 1, PP 2 error Barrel 1, PP 1 error Barrel 1, PP 1 error Barrel 1, PP 10 error Barrel 1, PP 10 error Barrel 1, PP 6 error Barrel 1, PP 7 error Barrel 1, PP 7 error Barrel 1, PP 6 error Barrel 1, PP 7 error Barrel 1, PP 6 | | | | TABLE I-5-15. IOU REGISTER BIT ASSIGNMENTS (4 of 4) | Channel Bit | <u>Description</u> | |----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 45<br>46<br>49<br>50<br>51<br>52<br>53<br>54<br>56<br>57<br>58<br>59<br>60<br>61<br>62 | IOU Fault Status 1 Register (MCH Address 80 <sub>16</sub> ) (Contd) OS bounds violation OS boundary address PE Uncorrected CM read error Uncorrected CM write error CM reject Input CM tag error CM response code error CM data in error CM data out error byte 0 CM data out error byte 1 CM data out error byte 2 CM data out error byte 3 CM data out error byte 4 CM data out error byte 5 CM data out error byte 6 | | 32<br>33<br>34<br>35<br>36 | CM data out error byte 7 IOU Fault Status 2 Register (MCH Address 81 <sub>16</sub> ) Channel 7 error Channel 6 error Channel 5 error Channel 4 error Channel 3 error | | 37<br>38<br>39<br>40<br>42<br>44<br>45<br>46<br>47<br>48 | Channel 2 error Channel 1 error Channel 0 error Channel 17 error Channel 15 error Channel 13 error Channel 12 error Channel 10 error Channel 10 error Channel 27 error Channel 26 error | | 59<br>50<br>51<br>52<br>53<br>54<br>55<br>59<br>60<br>61<br>62<br>63 | Channel 25 error Channel 24 error Channel 23 error Channel 22 error Channel 21 error Channel 20 error Radial interface 2/3 error Channel 33 error Channel 32 error Channel 31 error Channel 30 error | TABLE I-5-16. CM REGISTER BIT ASSIGNMENTS (1 of 2) | Channel Bit | Description | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 56-57<br>58<br>61<br>62<br>63 | CM Status Summary Register (MCH Address 00 <sub>16</sub> ) Oscillator code (00 = normal, 01 = -2%, 10 = +2%) Clock set to tuning mode Valid uncorrectable error Corrected error Long warning (low/high temperature, blower 1/blower 2 fault) | | NOTE The byte is dup. | icated in each byte. | | 32-39<br>40-47<br>48-63 | CM Element Identifier Register (MCH Address $10_{16}$ ) Element type $(01_{16}$ =CM) Element model $(10_{16}$ = 825, $11_{16}$ = 815) Element serial number | | 01<br>03<br>07<br>16<br>20<br>21<br>22 | CM Options Installed Register (MCH Address 12 <sub>16</sub> ) 26 2K memory installed 524K memory installed 1049K memory installed A memory configuration switch is in the up position Memory configuration 524K Memory configuration 262K Memory configuration 131K | | 00<br>01<br>05 <b>–</b> 06 | CM Corrected Error Log Register (MCH Address AO <sub>16</sub> ) This log contains valid information Unlogged single-bit error Port code 00 Reserved 01 Reserved | | 08-28<br>29<br>30<br>31<br>32-39 | 10 Port to IOU 11 Port to CP Address Address parity P5 Address parity P6 Address parity P7 Syndrome bits | | 00<br>01<br>02<br>03<br>04<br>5-6 | CM Uncorrected Error Log 1 Register (MCH Address A416) This log contains valid information Unlogged uncorrected error Illegal function Bounds violation FW error Port number code 00 Reserved 01 Reserved 10 Port to IOU 11 Port to CP Refresh | TABLE I-5-16. CM REGISTER HIT ASSIGNMENTS (2 of 2) | Channel Bit | <u>Description</u> | |----------------|---------------------------------------------------------------------| | | CM Uncorrected Error Log 1 Register (MCH Address A4 <sub>16</sub> ) | | 8-28 | Address | | 29 | Address parity P5 | | 30 | Address parity P6 | | 31 | Address parity P7 | | 32-39 | Write data parity error, bytes 0-7 (one bit per byte) | | 43 | Tag in error | | 44 | Function error | | 45 | Mark error | | 46<br>47 | Address error 4 | | 48 | Address error 5 Address error 6 | | 49 | Address error 7 | | 50 <b>-</b> 53 | Function bits associated with error word | | 54 | Function parity | | 55 | Mark parity | | 56-63 | Mark bits associated with error word | | | | | | CM Uncorrected Error Log 2 Register (MCH Address A8 <sub>16</sub> ) | | 00 | This log contains valid information | | 01 | Unlogged uncorrected error-2 | | 02 | Data read parity error | | 03 | SECDED double bit error | | 04 | Tag out parity error | | 5-6 | Port number code as for AO, A4 | | 7 | Refresh port | | 8-28<br>29 | Address | | 30 | Address parity P5 Address parity P6 | | 31 | Address parity P7 | | 32 | Byte 0 read parity error (1) | | 33 | Byte 1 read parity error (1) | | 34 | Byte 2 read parity error (1) | | 35 | Byte 3 read parity error (1) | | 36 | Byte 4 read parity error (1) | | 37 | Byte 5 read parity error (1) | | 38 | Byte 6 read parity error (1) | | 39 | Byte 7 read parity error (1) | # NOTE <sup>(1)</sup> If bits 2 and 3 are set and SECDED is disabled, these bits point to the bytes with errors for a read data parity error. TABLE I-5-17. CP REGISTER BIT ASSIGNMENTS (1 of 2) | Channel Bit | <u>Description</u> | |----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 58<br>59<br>60<br>61<br>62<br>63 | CP Status Summary Register (MCH Address 00 <sub>16</sub> ) Excutive Monitor mode Short warning, imminent power failure CP halted Uncorrected error Corrected error Long warning | | 32-39<br>40-47<br>48-63 | CP Element Identifier Register (MCH Address $10_{16}$ ) Element type ( $00_{16}$ = CP) Element model ( $10_{16}$ = 825, $11_{16}$ = 815) Element serial number | | 05<br>06<br>20<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>35<br>36<br>37<br>38 | CP Dependent Environment Control Register (MCH Address 30 <sub>16</sub> ) Micro step Enable processor fault status trap Exchange preserve Processor fault status enabled MAP real memory address mode enabled MAP file 0 enabled MAP file 1 enabled MAP file 2 enabled MAP file 3 enabled Instruction retry enabled Instruction step enabled Maintenance scan halt enabled Test mode enabled Disable corrected error to CP status summary Control store breakpoint enabled Control store sweep enabled Force good response on CM single bit error Disable CM corrected error log | | 32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52 | CP Processor Fault Status Register (MCH Address 80 <sub>16</sub> ) CP Retry Corrected Error Log Register (MCH Address 90 <sub>16</sub> ) ARVI parity error bits 0-7, 32-39 ARVI parity error bits 8-15, 40-47 ARVI parity error bits 16-23, 48-55 ARVI parity error bits 24-31, 56-63 Uncorrected memory write error Memory reject Memory tag parity error Response code parity error PP exception trap index ROM parity error AD or BD bits 0-15 parity error ADS or BDS or XBD sel ROM parity error Shift type ROM parity error or shifter input Uncorrected memory read error AD or BD bits 16-31 parity error Memory response timeout CYBER ROM parity error Instruction parity error XBD ROM parity error AD or BD bits 32-47 parity error | | NOTE<br>Registers 80 <sub>16</sub> and | 1 9016 indicate errors in CP hardware. | TABLE I-5-17. CP REGISTER BIT ASSIGNMENTS (2 of 2) | Channel Bit | Description | |----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63 | CP Processor Fault Status Registers (MCH Address 80, 81 <sub>16</sub> ) CP Retry Corrected Error Log Register (MCH Address 90 <sub>16</sub> ) (Contd) BDP adder, data RCM, parity error Immediate RCM AD or BD bits 48-63 parity error MAP parity error MAP parity error MAP parity error MAP parity error MAP parity error MAP multiple hit fault (Not used) Maintenance access control error Any control store parity error | | 56<br>57<br>58<br>59<br>60<br>61<br>62<br>63 | CP MAP Corrected Error Log (MCH Address 93 <sub>16</sub> ) File 0 parity error File 0 parity error File 1 parity error File 2 parity error File 2 parity error File 3 parity error File 3 parity error | A CONTROL OF THE CONT # **HARDWARE** #### INTRODUCTION The computer consist of a central processor (CP), central memory (CM), and an input/output unit (IOU). Each of these elements is described below as compared to a model 730. Unless specifically said to be different, models 815 and 825 operate like a model 730. #### **CENTRAL PROCESSOR** The CP is microprogrammable. The microcode is contained in a special memory in the CP called control store. Microcode is loaded during initialization (refer to section 3 of this part). The CP does not include a compare/move unit (CMU); however, CMU instructions are supported by software referred to as executive state software, or simply, executive state. This software is described in more detail later in this section (under Software) and in sections 4 and 5 of this part. The following CP instructions are new or perform differently. - Block copy instructions (011 and 012) and direct read/write instructions (014 and 015) for extended memory. - Direct read/write instructions (660 and 670) for CM. CEJ/MEJ is always enabled; it cannot be disabled. Refer to section 4 in this part for further information on CP instructions. Instruction execution times differ from those for the model 730. Execution times are given in section 4 of part I. The operating registers (X0 through X7, A0 through A7, and B0 through B7) and support registers (P, EM, RAE, FLE, and MA) are the same in models 815, 825, and 730. The RAC and FLC registers have increased to 21 bits to support larger memory sizes. A new 6-bit register, the flag register, has been added; it contains new control bits which are explained in greater detail under CYBER 170 Exchange Package in section 5 of this part. In addition to the instruction control and arithmetic/logic sections, the CP contains a high-speed buffer, called map, used in memory addressing. This buffer minimizes the time used to access central memory. It does not affect programming. The map is part of the memory addressing section. This section uses tables in central memory during its operation. To save time, the addresses used most recently are saved in the CP a in high-speed buffer called the MAP. If the desired address is among those used most recently, no access to the central memory tables is needed. The MAP can also be degraded during initialization using the hardware reconfiguration (\*H\*) display. (For further information on displays, refer to the operating system operator's guide or the Hardware Operator's Guide.) The MAP is divided into four units, which can be turned on or off. The \*H\* display shows which of units 0 through 3 of the MAP are logically on. #### **CENTRAL MEMORY** Central memory is available in sizes from 262 to 1048K words organized in two banks (262K memories) or four banks (other memories). To accommodate the larger addresses, the RAC and FLC registers have increased to 21 bits. There is also a PP relocation register (R) which is used in conjunction with the A register to form absolute CM addresses for CM read/write instructions. Refer to Addressing by PPs in section 4 of this part. A CM word consists of 64 bits of which only the rightmost 60 bits are used. CM contains a register, the CM bounds register, which limits the write access to CM from specified ports. The ports are limited to the area between an upper and lower bound as specified in the CM bounds register. This restriction prevents PPs from writing into the area of CM permanently occupied by the executive state software. The CM bounds register is set through the maintenance channel described later in this section. Memory addressing (address out of range, and so on) is described in section 4 of this part. Extended memory is actually a part of central memory and is called unified extended memory (UEM). In general, the instructions which deal with ECS/ESM on the model 730 (and LCME on the model 176) are the same as those used for unified extended memory on models 815 and 825. Specifically, these are the block copy instructions (011 and 012) and direct read/write instructions (014 and 015). For further information, refer to section 4 of this part. ## INPUT/OUTPUT UNIT The IOU consists of 10, 15, or 20 peripheral processors (PPs) with 10 PPs per barrel. Each PP has 4K words of memory. A PP memory word consists of 16 bits of which only the rightmost 12 bits are used; the leftmost 4 bits must be set to zero. Either 12 or 24 I/O channels can be used. The PPs work at a speed which is the same as the CYBER 170 PPs 2xPP speed. The IOU contains a deadstart microcomputer which creates displays for initialization and maintenance, in addition to displays for PP registers and error indicators (refer to sections 2 and 3 of this part). Channel status and assignments are also given in section 3 of this part. A two-port multiplexer is permanently attached to channel 158. This provides for communication between a PP and two terminals. One port is reserved for maintenance purposes; the other is reserved for future use. Each PP in the IOU has a 28-bit R (relocation) register. It is used with the A register to form absolute CM addresses for CM read/write instructions. It is loaded and stored with the 24 and 25 PP instructions. Refer to Addressing by PPs in section 4 of this part. PP instruction 27 (RPN), which reads the P register on the model 730, is now a pass instruction. The P register can be read, however, through the maintenance channel (see Maintenance Registers and Maintenance Channel later in this section). Other differences in PP instructions (24, 25, 641, 651, 661, and 671) are described in section 4 of this part. PP instruction execution times are given in section 4 of part I. #### **EXTENDED MEMORY** Extended memory for models 815 and 825 is called unified extended memory (UEM) and it exists as a part of central memory. (See preceding discussion of central memory.) Neither ECS nor ECM is available. #### MAINTENANCE REGISTERS AND MAINTENANCE CHANNEL Maintenance registers are present in the CP, CM, and IOU. The maintenance registers, like model 730 status/control registers, reflect system status and errors, and additionally can be used to initialize certain conditions (like the CM bounds described previously). Maintenance registers are on channel 178, unlike model 730 status/control registers which are on channel 168. Channel 178 is called the maintenance channel (MCH). The maintenance channel has a software rather than hardware interlock using the channel flag. Before maintenance channel I/O is permitted, the channel must be reserved using the test and set channel flag instruction (64lcm); it is released by the clear flag instruction (65lcm). Refer to Set and Clear Channel Flag Instructions in section 4 of this part. One PP can be designated to access the maintenance registers in the CP, CM, and IOU through the maintenance channel for the purpose of reading and/or initializing the registers. Section 5 of part I describes maintenance channel programming and several of the maintenance registers. # **SOFTWARE** Although the computer hardware differs from the model 730, it operates much the same using microcode and special software. The microcode executes the model 730 instruction set. The software, referred to as executive state, simulates certain model 730 error exits and also the CMU instructions. Both the microcode and executive state software must be loaded during initialization by the Common Test and Initialization (CTI) software routines. These three items (microcode, executive state software, and CTI) are integral parts of the systems and are required to make them function as a model 730 would. The actions taken by CTI to set up the proper environment are discussed in more detail in section 3 of this part; executive state is discussed in sections 3, 4, and 5 of this part. # INTRODUCTION This section discusses the physical switches on the central memory that differ from the model 730. It also discusses the deadstart display which differs from the model 730 deadstart panel. New switches are discussed first; switches which appear on a model 730 but do not have corresponding switches on models 815 and 825 are discussed last. Other controls used by maintenance personnel are described in the hardware manual for the display console listed in the System Publication Index. Power-on and power-off procedures are described in the Hardware Operator's Manual, also listed in the publication index. ## **DEADSTART DISPLAY** The deadstart display is shown in figure II-2-1. It is a display on the screen of the display station, created by an independent microcomputer in the mainframe. It does not rely on any program being operational in the PPs. The deadstart display is used to select a 16-word deadstart program for PPO and to initiate the deadstart sequence for PPO. It is also used to reconfigure PPMs and barrels, and to display error status and maintenance information. In model the 730, the same functions are performed by switches on the deadstart panel. For example on the model 730, pressing the deadstart button loads the contents of the switch panel into logical PPO and initiates a deadstart of PPO. On models 815 and 825, pressing the deadstart button activates the deadstart microcomputer which brings up the initial deadstart display to prepare for actual deadstart; The further step of deadstarting logical PPO is accomplished by a command (S or L) to the microcomputer. The initial deadstart display contains a 16-word program in which each word comprises six octal digits. Only the rightmost four digits may be used for the deadstart load or bootstrap program; the leftmost two digits are reserved for maintenance use and must be set to zero. Other information on the deadstart display is: - A list of some basic commands (XX YYYYYY, XX+YYYYY, L, S, and H). - Reconfiguration status for PPMs and barrels. The line PPM CONF=XX indicates the current reconfiguration status of the PP memories. The number XX is an octal number in the range 0-ll, and is the number of the physical PP memory which is being used as logical PPO. Similarly, the line BRL CONF=X, where X may be 0 or 1, indicates which physical barrel is being used as logical barrel 0. If no errors occur, the deadstart program is read into PPO. (More detailed descriptions of the short and long deadstart sequences are given in section 3 of part I.) - A keyboard entry line: the bottom line of the display echos back the entries made by the operator on the keyboard of the console. - An error line: the line immediately above the keyboard entry line indicates that the keyboard entry has an error in it. - LDS status: if a long deadstart sequence aborts because of a hardware malfunction, the type of error is displayed in the lower right-hand side of the screen. These errors are: LDS BRANCH TEST FAILURE LDS DATA/ADDRESS ERROR STATUS SUMMARY ERRORS PP Registers: the P, A, Q, and K registers for PPs 0 through 11 may be displayed on the right-hand side of the screen. This display is brought up automatically during long deadstart; at other times it may be brought up manually by the maintenance command PR. Other displays and commands are available for maintenance, or for software debugging. For further information on these displays, or on editing deadstart programs, refer to the Hardware Operator's Guide. The long/short deadstart selection determines whether IOU diagnostic testing is done or omitted. When the long deadstart program is selected (command L), PPO runs a diagnostic program from a read-only memory (ROM) in the IOU to test the first five PPs. The detection of a hardware error during this test suspends the deadstart sequence with the LDS error status display described previously in this section. If no errors occur, the deadstart program is read into PPO. (More detailed descriptions of the short and long deadstart sequences are given in section 3 of part I.) The initialization routines provide for additional testing of the first five PPs if a particular bit of the deadstart program on the panel is set, performing a deadstart called an extended deadstart (EDS) (For further information, refer to the operating system operator's guide or the Hardware Operator's Guide.) Neither the SWEEP/LOAD/DUMP switch nor the CEJ/MEJ switch on a model 730 deadstart panel are present on models 815 and 825. The central exchange jump instruction for the CP and monitor exchange jump instructions for the PPs are permanently enabled. There is no facility for disabling them. # **MEMORY RECONFIGURATION** Central memory has three configuration switches, located in the top left-hand panel (location DO1). If a portion of CM malfunctions, that portion can be disabled using the configuration switches. Remaining CM is reconfigured so that it is accessible by contiguous addresses starting at address 0 and going up to the maximum remaining address. Refer to section 3 of part I for further information on reconfiguring memory. Addressing of reconfigured central memory is discussed in section 4 of this part. ## DEAD START | XXX+YYYYY=CHANGE<br>XXX+YYYYY=CHANGE<br>S=SHO RT=SHO RT<br>L=LONG DS<br>H=HELP | DS | PRG | INC | BRL<br>DLY | CONF<br>CONF<br>LOOP<br>ADDR | = | 0 | |--------------------------------------------------------------------------------|----|-----|-----|------------|------------------------------|---|---| |--------------------------------------------------------------------------------|----|-----|-----|------------|------------------------------|---|---| ## PROGRAM O | 001402 | | |---------|--------------------------------------------------------------------------------------------------------------------------------| | 007303 | | | 000013 | | | 007503 | | | 007703 | | | 000300 | | | 007403 | | | 007103 | | | 007301 | | | 000 010 | | | 000000 | | | 007112 | | | 000000 | | | 000000 | | | 000000 | | | 000000 | | | | 007303<br>000013<br>007503<br>007703<br>000300<br>007403<br>007103<br>007301<br>000010<br>000000<br>007112<br>000000<br>000000 | Figure II-2-1. Initial Deadstart Display. ## **OVERVIEW** System initialization puts the system hardware in a known state where it is ready for the loading of an operating system or off-line maintenance tests. Initialization is an automatic process initiated by pressing the deadstart switch or button and entering S (for short deadstart) or L (for long deadstart) on the keyboard. The procedures for deadstart described in section 3 of part I initialize the IOU. The last step of the deadstart is to read the deadstart program from the microcomputer into PPO. This program reads or provides for the eventual reading of the first record off an external device. This record is the beginning of the Common Test and Initialization (CTI) software routines. It is up to CTI to initialize the remainder of the system elements and various maintenance registers, and set up the operating environment such that the computer will operate like a model 730. (If maintenance is chosen on the first CTI display, very little initialization is done to preserve the contents of the elements for testing.) ## CTI OPERATIONS One of the first actions CTI takes is to test channel 178 (the maintenance channel); if the channel is active, CTI recognizes the machine as a model 8XX. At this point, CTI takes some different actions than it would for other models of the CYBER 170 series. Where before it had to run a series of programs to determine the proper machine attributes, it has now only to access the maintenance registers of all the connected elements to find out the size of memory, the number of PPs, and so on. These attributes are then noted as before in the hardware descriptor table. On other CYBER 170 series machines, CTI would test memory after setting up the hardware descriptor table, but on models 815 and 825 microcode may have to be loaded to the CP control store and the executive state software must be loaded to memory first. CTI loads the microcode and executive state software from the Hardware Initialization and Verification Software (HIVS). CTI reads the actual CM size (or the adjusted size if memory was reconfigured or degraded by the operator earlier in the process) from the hardware descriptor table and loads the executive state software at the highest part of memory (refer to figure II-3-1). Figure II-3-1. Central Memory Format CTI then adjusts the size of memory available taking into consideration the space used by the executive state software. This new size is the CM available for the operating system or maintenance system and its jobs/tests. The section of memory containing executive state software is protected from the operating/maintenance system and its jobs by the CM bounds register discussed in section 1 of this part. CTI also initializes maintenance registers in the CP, CM, and IOU. After the loading of microcode and executive state software and initializing of applicable registers, the environment necessary to support the computer is complete. At this point, the CP is not running. If the deadstart is a recovery deadstart, control passes immediately to the operating or maintenance system with no further CTI initialization. If it is not a recovery deadstart, the CP is started. The remainder of CTI processing is the same as it is for other models of the CYBER 170 series. CTI initializes memory and completes any other settings necessary before handing off the hardware to an operating or maintenance system. When handing off to an operating system, the CP is stopped. ## CTI HANDOFF STATE Before an operating system or maintenance system can be loaded and executed, the elements in the hardware system must be initialized to a known state. This is done by CTI before it passes control to the waiting system. The remainder of this section describes the initial state of the system elements, channels, and registers. Any hardware component not defined is assumed to be in an undefined state. # CENTRAL PROCESSOR The CP is master cleared on all deadstart levels. #### **CENTRAL MEMORY** All available memory (that is, reconfigured or degraded memory less the space used by the executive state software) is initialized with the exception of the area which contains the initialization code. The rightmost 60 bits of each 64-bit CM word are set to all ones; the leftmost 4 bits are set to zeros. The executive state software resides in the upper end of memory as described under CTI Operations. ## PP MEMORY All PPs that are logically on are initialized with the exception of the area that contains the initialization code. The rightmost 12 bits of each 16-bit PP word are set to all ones; the leftmost 4 bits are set to zeros. The R register of each PP that is logically on is initialized to 4000g. ## PPs AND I/O CHANNELS All PPs that are logically on, with the exception of PPO, are in the deadstart state. PPO is executing the operating system or maintenance system bootstrap program. If there was a PP on the deadstart channel, it is executing an IAM instruction (input A words to m from channel d) on channel 128. All PPs that are logically off are idled via the maintenance register(s). All I/O channels associated with PPs that are logically on, with the exception of channel 0, are active and empty. Channel 0 is inactive. All I/O channels not associated with PPs that are logically on are inactive, except as noted above for the deadstart channel. The deadstart device is logically connected on the deadstart channel. The status of all non-I/O channels is as follows: | Channel (in octal) | Status | |-------------------------|--------------------| | 0 | Inactive and empty | | 10 (display controller) | Active and empty | | 14 (real-time clock) | Active and full | <sup>\*</sup>This register cannot be written; it is for status only. | Channel (in octal) | Status | |---------------------------|------------------| | 15 (two-port multiplexer) | Active and empty | | 16 | Inactive | | 17 (maintenance) | Active and empty | At least 10 PPs, two of which are PPO and PP10, are on. All channel flags and channel error flags are cleared. ## MAINTENANCE REGISTERS The contents of several maintenance registers determine the environment in which the computer operates. At the time of handoff to an operating system or maintenance system, the conditions listed below are in effect. (The register number in hexadecimal is given in parentheses following the register name.) #### **CP Environment** - Status summary register (00)\* shows the processor halted and in executive state, and no errors set. - Element identifier register (10)\* shows the element type, element model, and element serial number. - Options installed register (12)\* shows CP options that are installed. - Dependent environment control register (30) is set so that the CP is not in test mode; corrected error reporting is enabled; instruction retry is enabled; enabling of MAP by quarters is set as specified; clock margins are set to normal. - Processor fault status register (80) shows no errors. - Map corrected error log register (93) shows no errors. # CM Environment - Status summary register (00)\* shows no errors; - Element identifier register (10)\* shows the element type, element model, and element serial number. - Options installed register (12)\* shows the memory installed and reconfiguration, if any, at deadstart. - Environment control register (20) is set so that parity checking is enabled; SECDED is enabled; noninterleaved mode is disabled; check/syndrome bits are normal; corrected error logging is enabled; suppression of corrected error reporting via ports is enabled; timing margins are not enabled; the port disable bit vector is set to 0. - Bounds register (21) is set so that IOU port writes are inhibited above the first word address of the executive state software in CM. - Corrected error log register (AO) shows no errors. - Uncorrected error log registers 1 and 2 (A4 and A8) show no errors. #### **IOU Environment** - Status summary register (00)\* shows no errors; however, status summary is set. - Element identifier register (10)\* shows the element type, element model, and element serial number. - Options installed register (12)\* shows the barrels, channels, and other options that are installed. - Status register (40) is set so that fast and slow timing margins are not enabled; barrel and PP reconfigurations are set as required. - Fault status registers 1 and 2 (80 and 81) show no errors. In addition to the handoff state set by CTI, certain conditions are set by the executive state software. These settings indicate that the CP does not interrupt processing on short warning or correctable hardware errors; it is interrupted, but not necessarily stopped, on all uncorrected hardware errors. Refer to section 5 of this part for further information on error handling. <sup>\*</sup>This register cannot be written; it is for status only. - A symmetric service services of the t - though the second of secon - and the state of t - Televicia de la compositione de la composition della d ### - $\frac{d P}{d P} = \frac{d P}{d P} \frac{d \frac{d P}{d P} = \frac{d P}{d P} \frac{d P}{d P} \frac{d P}{d P} = \frac{d P}{d P} \frac{d P}{d P} \frac{d P}{d P} = \frac{d P}{d P} \frac{d P}{d P} \frac{d P}{d P} \frac{d P}{d P} = \frac{d P}{d P} \frac{d P}{d P} \frac{d P}{d P} \frac{d P}{d P} = \frac{d P}{d P} P$ - 1442 Contract (1921) to distribute the contract of contrac - (i) In the Staff Annal State (1988) that is the early the configuration of the property of the configuration of the property of the configuration. - en la región dels de laces est de la lacestra de estándo la desenda de la lacestra lacestra estándo en la lacestra en lacestra en lacestra en lacestra en la lacestra e la decenión de la lacestra en lacestra en lacestra en la lacestra en la lacestra en la lacestra en la lacestra en lacestra en lacestra en lacestra en lacestra en lacestra en la lacestra en - The state of the second st - Life of 1 dit. In the color of the region 2 on announce, all end that is a first of the color #### **CP OPERATING MODES** Three modes of operation are mentioned in part I: CYBER 170 job, CYBER 170 monitor, and executive. CYBER 170 job mode and CYBER 170 monitor mode function similarly to the program and monitor modes of the model 730. The CYBER 170 monitor flag still exists and indicates whether the program currently running is in CYBER 170 monitor mode (flag is set) or CYBER 170 job mode (flag is clear). Executive state oversees the CYBER 170 job and monitor modes and ensures that they duplicate the actions of a model 730. This includes the simulation of CMU instructions and processing of certain error conditions (refer to section 5 of this part). Executive state is controlled by hardware, microcode, and software. #### **CP INSTRUCTIONS** The CP instruction format is the same on models 815, 825, and 730. The same restrictions on instructions with word boundaries apply. The following instructions are new or differ from the way they performed on the model 730. - 011, 012 (block copy of UEM) - 014, 015 (direct read/write UEM) - 464, 465, 466, 467 (CMU) - 660, 670 (direct read/write CM) # UNIFIED EXTENDED MEMORY INSTRUCTIONS (011, 012, 014, 015) The UEM enable flag (bit 56 in the flag register) must be set in the CYBER 170 exchange package for these instructions to execute legally. #### **Block Copy Instructions (011, 012)** These instructions differ from the block copy instructions on a model 730 primarily in that the copy is to or from UEM rather than ECS. On models 815 and 825 an exchange breakin is allowed after a read or write of data blocks containing not more than 64 words each. Flag register operations (caused when bit 23 of X0 and bit 23 of FLE are both set) are illegal. If X0 plus RAE bit 21 or 22 is set, the next instruction is taken from parcel 2 of the same instruction word. If this is not the case, the next instruction is taken from parcel 0 of the next instruction word. A negative Bj plus K result causes an address range error exit rather than a pass instruction. #### Direct Read/Write UEM Instructions (014, 015) On a model 730, the 014 and 015 instructions are illegal. On models 815 and 825 these instructions transfer single words between UEM and a specified X register. (For those familiar with the CYBER 170 model 176, these instructions are similar to that machine's 014 and 015 instructions except the transfer is to or from UEM rather than LCME.) The format of the 014 instruction [read one word from (Xk plus RAE) into Xj] is as follows: The format of the 015 instruction [write one word from Xj to (Xk plus RAE)] is as follows: #### **COMPARE/MOVE INSTRUCTIONS (464, 465, 466, 467)** These instructions were previously available only if the CP contained a compare/move unit (CMU). Compare/move units do not exist on model 815 or 825 but the instructions are simulated by executive state software. The instructions work as described for a model 730 in the CYBER 170 series hardware reference manual with the following exception. CMU instructions move or compare long character strings but, on a model 730, if they are interrupted by a PP exchange request, the current move/compare must stop and then restart. Models 815 and 825 keep track of where the interrupt occurred and resume operation at that point. Bit 53 in the fourth word of the CYBER 170 exchange package (the CMU interrupted flag or CIF) is set if a CMU instruction has been interrupted. When the CP sees the CMU instruction again, it switches to executive state (because executive state simulates CMU instructions, not because the instruction was interrupted) and finds bit 53 set. It then retrieves the necessary information which was saved earlier and resumes the move or compare at the point of interruption. For better performance, jobs should be recompiled so as not to use CMU instructions. #### **DIRECT READ/WRITE CM INSTRUCTIONS (660, 670)** The 660 and 670 instructions are pass instructions on a model 730. On a model 815 or 825, they read and write central memory. When i is not zero, the 66ijk and 67ijk instructions perform the same as on a model 730. 660jk Read Central Memory at (Xk) to Xj | 14 | 6 | 5 | 3 | 2 | 0 | |------|---|----|---|---|-----| | 1 66 | 0 | Γ, | j | 1 | ر ا | This instruction reads the word at location (Xk) in central memory and places it in Xj. Xk is a right-justified 21-bit relative address. Bits 59 through 21 of Xk are ignored. 670jk Write Xj into Central Memory at (Xk) This instruction writes Xj into location (Xk) in central memory. Xk is a 21-bit relative address. Bits 59 through 21 of Xk are ignored. #### INSTRUCTION LOOKAHEAD The computers have instruction lookahead hardware that prefetches up to two words for the regular program sequence, into two registers (a two-word first-in, first-out buffer). [The model 730 instruction lookahead hardware prefetches the next instruction (at address P plus 1) after the current instruction.] The computers allow the purging of instruction lookahead registers to be controlled. Under normal conditions, the lookahead registers are purged by execution of a return jump instruction (operation code 010), UEM read instruction (011), exchange jump instruction (013), or unconditional branch instruction (02). When extended purge control is selected, the registers are also purged by execution of any conditional jump instruction (operation codes 03 through 07) or any CM store instruction (operation codes 50 through 57 when i equals 6 or 7). To enable extended purge control, the system sets bit 52 of the flag register in the CYBER 170 exchange package. It may be helpful to set extended purge control when self-modifying code is present; however, the additional purging does cause a degradation in execution and does not cover all cases of code modification. If normal purge conditions are in effect, a store instruction that modifies a sequential instruction must modify at least P plus 4 words ahead to ensure execution of the modified code. If the extended purge option is selected, a store instruction can modify the next sequential instruction and be assured of executing the modified instruction. A store instruction followed by a branch to a modified instruction always executes the modified code. #### PP INSTRUCTIONS In general, the PP instruction format is the same on models 815, 825, and 730 although they are shown as 16-bit instructions in this manual. The leftmost 4 bits must be set to zero for the instructions to operate as defined in this manual. If unexpected results occur and any of the leftmost 4 bits are set, contact a Control Data support analyst or customer engineer. The following instructions are new or differ from the model 730. - 24, 25 (load/store R register) - 27 (pass) - 641, 651 (set/clear channel flag) - 661, 671 (set/clear channel error flag) #### LOAD/STORE R REGISTER INSTRUCTIONS (24, 25) On a model 730, the 24d and 25d instructions are pass instructions. On models 815 and 825 these are pass instructions only if d is zero; if d is non-zero, the 24d and 25d instructions load and store the relocation (R) register. 24d Load R Register | 15 1 | 2 11 | 6 5 | 0 | |------|------|-----|---| | 1 00 | 21 | 4 | d | If d is not 0, this instruction loads the R register from bits 9 through 0 of PP memory location d (this becomes the leftmost 10 bits of R) and from bits 11 through 0 of location d plus 1 (this becomes the next 12 bits of R). Refer to figure II-4-1. If d is 0, it is a pass like the model 730 2400 instruction. | LOCATION | 15 | 12 | 9 | | 0 | |----------|-------|----------|-----|---|---| | d | ZEROS | 110 | 001 | a | ! | | d+l | ZEROS | <u> </u> | | b | ! | RELOCATION REGISTER IN PP MEMORY RELOCATION REGISTER IN PP HARDWARE Figure II-4-1. R Register Formation 5d Store R Register If d is not 0, this instruction stores the R register in PP locations d (this contains the leftmost 10 bits of R) and d + 1 this contains the next 12 bits of R) If d is 0, it is a pass like the model $730\ 2500$ instruction. #### **PASS INSTRUCTION (27)** On a model 730, the 27d instruction reads the program address. On models 815 and 825 the program address is read through the maintenance channel. The model 825 27d instruction is a pass instruction. 27d Pass Instruction | 15 12 | 11 6 | 5 0 | |-------|------|-----| | 00 | 27 | d l | This instruction allows sensing of its execution by generating a pulse to a testpoint where it can be monitored by external equipment; otherwise, it does no other operatios #### **CHANNEL FLAG INSTRUCTIONS (641, 651, 661, 671)** On a model 730, instructions 64dm, 65dm, 66dm, and 67dm jump to a new address depending on the status of channel c. These instructions are still available on models 815 and 825 using the instructions 640cm, 650cm, 660cm, and 670cm. New model 815 and 825 instructions, 641cm, 651cm, 661cm, and 671cm, set and clear the channel c flag, clear the channel c error flag, and jump to address m depending on the flag setting. #### Set and Clear Channel Flag (641, 651) 641cm Test and Set Channel c Flag | 3 | 1 | 28 | 27 | | 22 | 20 | 16 | 15 | 12 | 11 | | 0 | |----|----|----|----|------|----|-----|----|----|----|----|-----|----| | 1 | 00 | ) | 1 | 64 | | l c | | 0 | 0 | 1 | m | _1 | | 1- | | | | -(P) | | | | | | (P | +1) | 1 | If the channel c flag is set, this instruction causes a jump to m. If the channel c flag is clear, it sets the flag and continues with the next instruction. If m is P plus 2, it unconditionally sets the channel c flag. If more than one PP simultaneously issues this instruction on channel 17 the conflict is resolved as follows. The PP in the lowest physical level sees the flag as it actually is; all other PPs in conflict see the flag set and, therefore, jump to m. For other channels, the conflict is not resolved but can be avoided. Any ten consecutively numbered PPs issue instructions at different times. For code compatibility within the 800 series, conflict on accessing the channel flag does not exist when any five consecutively numbered PPs access any channel flag. 651cm Clear Channel c Flag | 3. | L 28 | 27 | | 22 20 | | 16 15 | 12 | 11 | 0 | |----|------|----|------|-------|---|-------|----|--------|----------| | 1 | 00 | T | 65 | 11 | С | 1 0 | 0 | ī | <u>n</u> | | 1= | | | -(P) | | | ! | | (P+1)- | | This instruction clears the channel c flag. The m field is required but not used. #### Clear Channel Error Flag and Jump (661, 671) 661cm Test and Clear Channel c Error Flag Set | ١ | | (P | ) | | | (P+1) | ţ | |---|--------------|----|-------|----|-------|-------|---| | 1 | 00 | 66 | 1 | C | 00 | m | 1 | | | <u>31 28</u> | 27 | 22 20 | 16 | 15 12 | 11 0 | | If the channel c error flag is set, this instruction clears the error flag and causes a jump to m. If the error flag is clear, the instruction is a pass. If m is P plus 2, it unconditionally clears the channel error flag. 671cm Test and Clear c Error Flag Clear | 1 | | (P | ) | | | (P+1) | Ξ, | |---|-------|------|-------|----|-------|----------|----| | ١ | 00 | 1 66 | 111 | С | 00 | <b>m</b> | _, | | | 31 28 | 27 | 22 20 | 16 | 15 12 | 11 | 0 | If the channel c error flag is clear, this instruction causes a jump to m. If this error flag is set, the instruction clears the error flag and proceeds with the next instruction. #### PP COMMUNICATIONS On a model 825, data transfers between PPs are performed using 16 bits rather than 12 as is true on a model 730. When transferring 12-bit instructions, it is possible that one or more of the leftmost 4 bits of the 16-bit word being transferred could be set; this could cause unexpected results to occur. It is also possible to generate incorrect parity when transferring data between PPs on a CYBER 170 channel. The parity bit sent reflects the parity of the 16-bit word in PP memory while the peripheral controller verifies parity of the 12 bits received. Programmer must ensure that the leftmost 6 bits of the 18-bit A register are zero when outputting A to any channel. #### **CENTRAL MEMORY** #### **MEMORY ADDRESSING** The largest CM address possible is 21 bits (7 777 777) as opposed to 18 bits in the model 730. If an address is larger than the maximum memory size (7 777 777), it is treated as an undefined operation if allowed by FLC; otherwise, it is treated as an address out of range. If an address is larger than the amount of memory installed in the system but less than 7 777 777, a nonexistent address is referenced; for a write operation, all data is lost and for a read operation, all ones are read. (This situation on a model 730 would cause the address to wrap around installed memory.) If memory has been reconfigured and the address is in a part of memory no longer available, the address is wrapped around installed memory. (This is the same action taken on a model 730.) #### ADDRESSING BY PPs The PP R (relocation) register is a 28-bit register used in conjunction with the A register to form absolute CM addresses for CM read/write instructions. If bit 17 of the A register is clear, bits 16 through 0 of that register specify an absolute CM address in the range 0 through 377 777. If bit 17 of A is set, bits 16 through 0 are added to the R register (aligned as shown in figure II-4-2) to form an absolute CM address in the range 0 through 0 0007 777 777. The rightmost 6 bits of the R register are always zeros. The leftmost 7 bits of the R register represent extra addressing capacity that is unused. Figure II-4-2. Absolute Address Formation PP instruction 24 loads the R register and instruction 25 stores the R register. Refer to PP Instructions in this section. #### MEMORY MAP The following discussion assumes that a site is using UEM. If not, the memory map is the same as for a model 730. A user program can use two areas of memory: CM in locations RAC through RAC plus (FLC-1), and UEM in locations RAE through RAE plus (FLE-1). These two areas never overlap. The user addresses these areas using CM relative addresses 0 through FLC-1 and UEM relative addresses 0 through FLE-1. Refer to figure II-4-3. Figure II-4-3. CM/UEM Memory Map #### **OVERVIEW** Certain errors and conditions occurring in the computer are handled differently than in a model 730 because of the different hardware. Executive state software is responsible for resolving these errors and special conditions so that the same or similar results occur on both machines. Executive state software handles - CMU instruction simulation - All uncorrected processor-detected hardware errors - Software errors that occur in CYBER 170 monitor mode - 017 instruction Software errors that occur in CYBER 170 job mode (with the exception of the 017 instruction) are taken care of by the CP microcode. Results are the same as on a model 730. (The 017 instruction is handled by executive state software but, again, results are the same as on a model 730.) #### HARDWARE ERRORS Hardware error exit modes are always enabled. All uncorrected processor-related hardware errors cause executive state to take control. For hardware errors in CYBER 170 job mode, control returns to CYBER 170 monitor mode. For hardware errors in CYBER 170 monitor mode, executive state simulates a CP halt. When a hardware error occurs in CYBER 170 monitor mode and the CP is in executive state, a PP cannot issue a CYBER 170 exchange request to get out; the machine must be redeadstarted. #### **SOFTWARE ERRORS** All software errors that cause a CP to halt in a model 730 cause an exchange to executive state in models 815 and 825. These instructions are: - Illegal instruction in CYBER 170 monitor mode - Read/write address out of range error in CYBER 170 monitor mode with the corresponding exit mode bits set - Request next instruction (RNI) or branch address out of range in CYBER 170 monitor mode - Infinite or indefinite value detected in CYBER 170 monitor mode with the corresponding exit mode bits set 00 instruction in CYBER 170 monitor mode Illegal instructions on models 730, 815, and 825 are: - Instruction 017 - Instructions 011, 012, 013, and 464 through 467 in parcels 1, 2, or 3 - Any 30-bit instruction in parcel 3 On a model 730, instructions 011 and 012 are illegal if ECS is not present; on models 815 and 825, they are illegal if the UEM enable flag is not set in the CYBER 170 exchange package or if bit 23 of X0 and bit 23 of FLE are both set (indicates a flag register operation). Instructions 014 and 015 are always illegal on a model 730; they are illegal on models 815 and 825 only if the UEM enable flag is not set. If the CP detects an address out of range condition during execution of instructions 50 through 57, the contents of the destination X register is not cleared; it remains unchanged. On a model 730, zeros are written to the X register. If a Kl or K2 address out of range condition is detected during execution of CMU instructions and exit mode is not selected, no reading or writing is done; CM is unchanged. On a model 730, reading or writing would occur up to the point of the address out of range. An RNI or branch address out of range that would cause memory to wrap around on a model 730 causes an address out of range error and exchanges to executive state on models 815 and 825 if it occurred in CYBER 170 monitor mode. #### RAC For those error conditions that executive state software processes, executive state writes into RAC the program address (P), the error exit condition code (in the manner described below), and possibly certain bits in the rightmost 16 bits of RAC. When an exit condition occurs for which the corresponding mode selection bit is set, the exit condition code is written into RAC. If the corresponding mode selection bit is not set (and therefore, execution continues), the exit condition bit is saved until either an exit condition which causes an error exit occurs, or an exchange to executive state is made. If an error exit is taken, the bit that was saved is written to RAC along with the bit that actually caused the error exit. If an exchange is made to executive state, the bit is discarded Because exchanges to executive state are transparent to the user, it should not be assumed that the bit will be present. Error exit condition codes are given under Error Response in section 5 of part I. For software errors, executive state writes the code 00 in all cases. For hardware errors, executive state writes exit condition codes 20 and 67 only. Executive state may set certain bits in the rightmost 16 bits of RAC; if so, these bits enable a Control Data support analyst or customer engineer to further isolate the cause of the error. #### **CYBER 170 EXCHANGE PACKAGE** The CYBER 170 exchange package differs slightly from that for the model 730. The RAC and FLC registers use 21 bits rather than 18. A new 6-bit register, the flag register, exists in the fourth word. The remaining registers are the same. The flag register consists of bits 56 through 51. These bits are defined as follows: | <u>Bit</u> | Description | |------------|-----------------------------------------------------| | 56 | UEM enable flag | | 55 | Reserved for hardware; this bit must be set to zero | | 54 | Block copy flag | | 53 | CMU interrupted flag | | 52 | Instruction stack (lookahead) purge flag | | 51 | Hardware error bit | The UEM enable flag must be set to allow the Oll, Ol2, Ol4, and Ol5 instructions to access UEM; otherwise, these instructions are illegal. If UEM is not used, this bit is clear. The block copy flag is set when the block copy instructions (011 and 012) are to use bits 30 through 50 of XO rather than AO to determine the CM address. The CMU interrupted flag is set when a CMU instruction in progress is interrupted. The information necessary to resume the operation is saved. When the instruction is read again and control switched to executive state, the set bit will be noted and the move or compare resumed at the point of interruption. The instruction stack purge flag is set when extended purging is to be performed. (Refer to Instruction Lookahead in section 4 of this part.) # APPENDIX A GLOSSARY | | • | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | • | | | | | | P | | | | | | • | | | | | | 3 | | | | | | | | | | | | | | | | | | • | | | | | rent en la companya de la companya de la companya de la companya de la companya de la companya de la companya<br>La desergió de la companya de la companya de la companya de la companya de la companya de la companya de la co | 1 | | | | | | | | | | | | 2.0 | | | <i>*</i> . | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | , ) | | | | | | | | | | | | | | | | | | 1.77 | | | 34.7 | | | w. | | | | | | | | | ₽ | | | | | | | | | The same of sa | | | | | | معدد | | | | | | | | | • | | | | | | | # **GLOSSARY** | ADU | Assembly-disassembly unit | 1/0 | Input/output | |---------|------------------------------------------|-----------|----------------------------------------------------| | AOR | Address out of range | ILH | Instruction lookahead hardware | | CEL | Corrected error log | IOU | Input/output unit | | CIF | CMU interrupted flag | MA | Monitor address | | CM | Central memory | мсн | Maintenance channel | | CMU | Compare/move unit | MF | Monitor flag | | CP | Central processor | MOS | Metal oxide semiconductor | | CRT | Cathode-ray tube | MUX | Multiplexer, selector | | cs | Control store | os | Operating system | | CTI | Common test and initialization | PE | Parity error | | DSC | Display station | PP | Peripheral processor | | DTR | Data terminal ready | PPM | Peripheral processor memory | | ECC | Error correction code | RAC | Reference address, central | | ECL | Emitter-coupled logic | RAE | Reference address, extended | | EDS | Extended deadstart | RAM | Random access (read-write) memory | | EIA | Electronic Industries Association | RNI | Read next instruction | | EM, EMS | Exit mode selection | ROM | Read-only memory | | EMC | Exit mode condition field at RAC | RTS | Request to send | | FIFO | First in, first out | SECDED | Single error correction double error detection | | FLC | Field length, central | II A D.T. | | | FLE | Field length, extended | UART | Universal Asynchronous Receiver and<br>Transmitter | | HIVS | Hardware Initialization and Verification | UEM | Unified extended memory | 60469350 A A-1 | | • . | Deposit in the | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | again the control of | e e e e e e e e e e e e e e e e e e e | | and the second of o | | | | | | an in thates he | ************************************** | 2. 9 8 1 | | | | | and the factors are a first | er were Burk | , <sup>1</sup> 4 | ega (1963) | | | | | 4. | the second | ge t | | | | | | : er f | ···. | 11: | | | | | | 31. T | e e la encomp | # II | 100 mm | | | | | | ¥# <sup>1</sup> e ou e | | | | | | | | of a second | | • | | | | | | | \$4 | | |---------------------------------------------------|---------------|-----------------------|--| | in the set for a | ** . <b>*</b> | | | | | 2 | and the second second | | | Who is the second | | and a second of the | | | • <del>• • • • • • • • • • • • • • • • • • </del> | + + | | | | $(\mathbf{g}(\mathbf{e}_{i}),\mathbf{e}_{i}) = (\mathbf{e}_{i}) \cdot (\mathbf{e}_{i}) \cdot (\mathbf{e}_{i}) \cdot (\mathbf{e}_{i}) \cdot (\mathbf{e}_{i}) \cdot (\mathbf{e}_{i})$ | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|-----| | and the second of the second | * | and the same | | | the second the constant of the | . e * | | | | graduated and supplied the supplied of sup | <i>1</i> 7 | | . 1 | | to the second of the second of the second | | | | | White the second | 9.0 | out the second | | | | entities of the Post of | **; | the set of the contract of the second of the second of | |-----------------------------------|---------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | resident of section 1000 sections | not make me in 1<br>Nathrone | | and the state of t | | | 160 2 4 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | | | one de la companya d | • | est de la companya | | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 100 C 100 C | | | etypes and a second | | | | gada i sa | Princip | principal | | · | 00 instruction Error exit I-5-7: II-5-1 | CM Move direct I-5-6 | |---------------------------------------------------------------------|------------------------------------------------------------------------------------------| | 00 instruction, Error exit I-5-7; II-5-1 017 instruction II-5-1 | CM Move indirect I-5-6 | | 2xPP speed II-1-2 | CM Ports I-2-5 | | A register, PP I-2-9 | CM Programming I-5-7 | | A registers, CP I-1-3; I-2-4; I-4-2; II-1-1 | CM Read word from I-4-18; I-5-7; II-4-1 | | Absolute CM address formation I-2-5,9,11; | CM Reconfiguration I-2-8; I-3-2; II-2-1,2 | | I-5-7,13; II-4-4 | CM Sizes II-1-1 | | Absolute UEM address formation I-2-5 | CM Support registers I-2-3 | | Absolute address formation I-2-5,9,11; I-5-7 | CM Word I-4-1; II-1-1 | | Absolute address formation by PPs II-4-4 | CM Write word to I-4-18; I-5-7; II-4-1 | | Access, CM I-2-6,11 | CMU error exit I-5-7 | | Activate channel I-4-30; I-5-15 | CMU instructions II-1-1 | | Active channel I-5-15 | CMU interrupted flag (CIF) I-2-5; II-4-1; II-5-2 | | Add instruction I-4-24,25,26,27 | CMU simulation II-5-1 | | Address designator I-4-2 | CP Addressing section I-1-3; I-2-6 | | Address format, CM I-2-6 | CP Control section I-1-3; I-2-1 CP Differences II-1-1 | | Address out of range error I-2-5; I-5-6,9 Addressing, Section I-2-6 | CP Execution section I-1-3; I-2-5 | | Alphanumeric characters I-5-20 | CP Functional characteristics I-1-2 | | Architecture II-1-1 | CP Functional description I-2-1 | | Assembly/disassembly I_2_11 | CP Functional description II-1-1 | | R registers | CP Initial state II-3-2 | | | CP Instruction descriptions I-4-1 | | Bank select field I-2-6 | CP Instruction designators I-4-2 | | Barrel and slot I-2-9,10 | CP Instruction differences II-4-1 | | Barrels I-1-4: I-2-8 | CP MCH function word I-5-26 | | Block copy from CM I-4-3; I-5-7 | CP Maintenance registers I-5-29,35; II-3-2 | | Block copy from CM instruction I-4-3; I-5-7 | CP Operating modes I-4-2; II-4-1 | | Block copy from UEM I-4-3; I-5-7; II-1-1; II-4-1 | CP Programming I-5-1 | | Block copy from UEM instruction I-4-3 | CP Registers I-1-3; I-2-4 | | Boolean instruction sequence I-2-1 | CRT I-1-4; I-5-20 | | Bounds register I-1-4; I-2-8; II-1-1 | CTI Description II-1-2; II-3-1,2 | | Branch destination address I-4-4 | CTI Handoff state II-3-1,2 | | Branch instructions I-2-3,4 | CYBER 170 exchange jump I-2-3,8; I-4-2; I-5-1 | | Branch target address I-2-1 | CYBER 170 exchange package I-2-3; I-4-3; I-5-1; | | Buffers II-1-1 | II-4-1; II-5-2 | | CELRead I-5-26 | CYBER 170 exchange sequence I-2-3,5 | | CEL Write to I-5-26 | CYBER 170 job mode I-4-2; I-5-1,2; II-4-1; II-5-1 CYBER 170 job mode Error exits I-5-6,7 | | CIF (CMU interrupted flag) I-2-5; II-4-1; II-5-2 | CYBER 170 monitor flag I-2-5; I-4-2; I-5-2; II-4-1 | | CM Access I-2-6,11<br>CM Address format I-2-6 | CYBER 170 monitor mode I-4-2; I-5-1,2 | | CM Address format I-2-6<br>CM Address formation I-2-5,9,11; II-4-4 | CYBER 170 monitor mode II-4-1; II-5-1 | | CM Addressing by PPs I-5-13 | CYBER 170 monitor mode Error exits I-5-9 | | CM Block copy instructions I-5-7 | Central exchange jump instruction I-4-3 | | CM Bounds register I-1-4; I-2-8; II-1-1; II-3-1 | Central read instruction I-4-28 | | CM Compare collated I-5-6 | Central write instruction I-4-28 | | CM Compare uncollated I-5-6 | Channel active flag I-5-15; II-3-2; II-4-3 | | CM Configuration switches I-3-2; II-2-1,2 | Channel control flag I-5-15 | | CM Controls I-3-1 | Channel error flag II-3-2; II-4-3 | | CM Cycle times I-2-6 | Channel marker flag I-5-15 | | CM Designators within instructions I-4-2 | Channel transfer timing I-5-15 | | CM Differences II-1-1 | Channel, maintenance I-2-11 | | CM Error handling II-5-1 | Character address designator I-4-2 | | CM Format II-3-1 | Character codes I-5-20 | | CM Functional characteristics I-1-2 | Character manipulation I-5-6 | | CM Functional description I-2-5; II-1-1 | Character mode I-5-20,21 | | CM Initial state II-3-2 | Character size I-5-20 | | CM MCH function word I-5-26 | Chassis configuration I-1-2 | | CM Maintenance registers I-5-28; II-3-2 | Chip address field I-2-6<br>Clear channel error flag instruction II-4-3 | | CM Map I-5-7,12; II-4-4 | creat quantier attot trag tuscinection 11-4-2 | | Clear channel flag instruction I-4-29; II-1-2; | Direct 12-bit address I-5-13 | |----------------------------------------------------------------------------|-------------------------------------------------------------------------------| | | Direct 6-bit address I-5-13 | | Codes, display station I-5-21 | Direct 6-bit operand I-5-13 | | Collate table for compare/move I-5-6 | Direct 8-bit operand T-5-13 | | Compare collated instruction I-4-15; I-5-6 | Direct address instructions I-5-13 | | Compare uncollated instruction I-4-16; I-5-6 | Direct read/write instruction sequence I-2-3 | | | Direct read/write instructions,CM I-2-3; I-5-7; | | Compare/move rithmetic I-5-6 | II-1-1; II-4-1 | | Compare/move instruction sequence I-2-3 | UEM I-2-3; I-5-7; II-1-1; II-4-1 | | Compare/move instructions I-2-3; I-4-15; II-1-1 | Direct read/write sequence I-2-3 | | II-4-1 | Display Presentation I-5-21 | | Compare/move sequence I-2-3 | Display character codes I-5-20 | | Complement, instructions using I-4-6,7 | Display controller interface I-1-4 | | Conditional software errors I-5-6,7 | Display station I-1-4 | | Configuration switches, CM I-3-2; II-2-2 | Character codes I-5-20 | | Configuration, mainframe I-1-1,2 | Character sizes I-5-20 | | Constant address instructions I-5-13 | Codes I-5-21 | | Control checks I-3-3 | Controller I-2-11 | | Control flags | Coordinates I-5-20,21 | | Control section I-1-3; I-2-1 | Mode I-5-20,21 | | Control store II-1-1; II-3-1 | Output function code I-5-21 | | Controls I-3-1,2 | Programming I-5-20 | | Conversion, Floating-point to fixed-point I-4-10 | Timing considerations I-5-21 | | Conversion, Fixed-point to floating-point I-4-10 | Display, deadstart I-3-1 | | Coordinates, display station I-5-20,21 | Dot mode I-5-20 | | Correctable hardware errors II-3-3 | Double-bit errors I-2-6; I-5-7 | | Corrected error log register I-5-26,32; II-3-3 | Double-precision results I-5-4 | | Corrected error log register, CM I-5-33 | ECS II-1-2 | | Cycle times, CM I-2-6 | EDS II-2-1 | | DEADSTART ERROR indicator II-2-1 | EM register I-1-3; I-2-5; II-1-1 | | DEADSTART pushbutton I-2-8; I-3-1; II-2-1 | EMERGENCY OFF switch I-3-3 | | DEJ/MEJ switch II-2-2 | Element Identifier register, Read I-5-26 | | DIAGNOSTIC/NORMAL switch I-3-3; | IOU I-5-28,29; II-3-3 | | Data carrier detector I-5-23 | CM I-5-28,29,33; II-3-2 | | Data character I-5-22 | CP I-5-29,35; II-3-2 | | Data display I-5-20 | Emitter-coupled logic (ECL) I-1-2 | | Data formats I-4-1 | Empty register flag I-5-15 | | Data input sequence I-5-17 | Environment control register, IOU II-2-1 | | Data output sequence I-5-17 | CM II-3-2 | | Data parity error I-5-15 | Equal to zero I-4-4 | | Data set ready I-5-23 | Error conditions I-2-5 | | Data terminal ready (DTR) I-5-22,23,24 | Error correction code bits I-2-7 | | Data transfers between PPs II-4-3 | Error exit condition codes I-2-5; I-5-6,7; II-5-2 | | Deactivate channel I-4-30 | Error exit to MA instruction I-4-2 | | Deadstart Controls I-3-1 | Error exits I-4-2; I-5-6 | | Display I-3-1 | Error exits In CYBER 170 monitor mode I-5-9 | | Indicators I-3-1 | Error exits In CYBER 170 job mode I-5-6,7 | | Load program II-2-1 | Error flag I-5-15 | | Long II-2-1 | Error handling I-5-6; II-5-1 | | Master clear I-5-2 | Error processing I-2-5; I-5-6 | | Program I-3-1,3 | Error response I-5-6 | | Pushbutton I-3-1 | Exchange breakin II-4-1 | | Sequence I-2-8; I-3-3 | Exchange jump instruction I-4-25 | | Short II-2-1 | Execution interval I-2-4; I-5-2 | | Button II-2-1 | Execution section I-1-3; I-2-5 | | Display II-2-1 | Execution times, CP I-4-19 | | Microprocessor I-2-8 | PP I-4-31 | | Program II-2-1 | Executive state I-4-2; I-5-2; II-1-1,2; II-3-1; | | Recovery II-3-1 | II-4-1 | | Definite I-4-5 | Executive state Error handling II-5-1 | | Dependent environment control register Read/write | Exit condition code I-5-7 | | I-5-26 | Exit condition register I-5-7 | | Dependent environment control register I-5-29,35 | Exit mode conditions I-5-6,7 | | II-3-2 | Exit mode selection bits I-2-5; I-5-6; II-5-1<br>Extended core storage II-1-2 | | Description, system I-1-1<br>Differences, models 815 and 825 and CYBER 170 | Extended core storage II-1-2<br>Extended deadstart II-2-1 | | series TI-1-1 | me common andaronara TT-C-T | Index-2 | Extended memory II-1-2 | Internal interface I-1-4 | |--------------------------------------------------------|-------------------------------------------------| | Extended purge control II-4-2 | Operation I-5-15 | | External interface I-2-11 | Parity I-5-14 | | External interface, IOU I-1-4 | Reservation I-5-14 | | FLC register I-1-3; I-2-5; II-1-1; II-4-4; II-5-2 | I/O transfers I-5-17 | | FLE register I-1-3; I-2-5; II-1-1; II-4-4 | IOU Maintenance Panel I-3-3 | | FREQ MARGIN switch II-2-1 | Barrel and slot I-2-8,10 | | Fault status mask register Read I-5-26 | Deadstart I-2-8 | | Fault status mask register I-5-28,30 | Differences II-1-1.2 | | Fault status registers 1 and 2 I-5-28,31,32; | Functional characteristics I-1-2.3 | | II-3-3 | Functional description I-2-8; II-1-1 | | Fixed-point arithmetic I-5-4 | I/O channels I-1-4 | | Fixed-point arithmetic Normalized numbers I-5-4 | Initialization I-2-8; I-3-3,4 | | Fixed-point arithmetic Overflow I-5-4 | Internal interface I-1-4 | | Fixed-point to floating-point conversion I-4-10 | MCH function word I+5-26 | | Flag register I-1-3; I-2-5; II-1-1; II-5-2 | Maintenance registers I-5-28; II-3-3 | | Flag register operations I-4-1; II-5-1 | PPs I-1-4; I-2-8 | | Floating divide instruction I-4-14 | Reconfiguration I-3-3,4 | | Floating double-precision difference instruction | Testing II-2-1 | | I-4-11 | Illegal instructions I-4-3.4 | | Floating double-precision sum instruction I-4-11 | Illegal instructions Error exit I-5-6.7; II-5-1 | | Floating double-precision product instruction | In range I-4-4 | | I-4-13 | Inactive channel I-5-15 | | Floating product instruction I-4-12 | Increment instruction sequence I-2-2 | | Floating-add instruction sequence I-2-2 | Increment sequence I-2-2 | | Floating-add sequence I-2-2 | Indefinite I-4-5 | | Floating-divide instruction sequence I-2-2 | Indefinite error I-5-7 | | Floating-divide sequence I-2-2 | Indefinite operand error I-2-5; II-5-1 | | Floating-multiply instruction sequence I-2-2 | Indefinite, floating-point I-5-3 | | Floating-multiply sequence I-2-2 | Indexed 12-bit address I-5-13 | | Floating-point arithmetic I-5-2 | Indexed direct address instructions I-5-13 | | Format I-5-2 | Indicators I-3-1 | | Packing I-5-2 | Indirect 6-bit address I-5-13 | | Indefinite I-5-3 | Indirect address instructions I-5-13 | | Underflow I-5-3 | Infinite operand error I-2-5; I-5-7; II-5-1 | | Double-precision I-5-4 | Initial deadstart display II-2-1 | | Nonstandard operands I-5-4 | Initialization routines II-2-1 | | Normalized numbers I-5-4 | CM II-3-2 | | Rounding I-5-4 | CP II-3-2 | | Overflow I-5-5 | I/O channels II-3-2 | | Floating-point difference instruction I-4-11 | IOU I-2-8; I-3-3; II-3-1 | | Floating-point sum instruction I-4-10 | Maintenance registers II-3-1,2 | | Floating-point to fixed-point conversion I-4-10 | PP memory II-3-2 | | Form mask instruction I-4-14 | PPs II-3-2 | | Framing error I-5-23 | R register II-3-2 | | Frequency margin II-2-1 | System II-1-1; II-3-1 | | Full register flag I-5-15 | Input data parity error I-5-15 | | Function instruction I-4-30 | Input from channel instruction I-4-29 | | Functional I-1-2 | Input sequence I-5-17 | | Functional characteristics I-1-2 | Instruction control sequences I-2-1 | | Functional descriptions I-2-1 | Instruction descriptions I-4-2; II-4-1,2 | | Graphic mode I-5-20 | PP I-4-22 | | Halt CP I-5-26 | CP I-4-2 | | Handoff state II-3-1 | Instruction differences II-1-1; II-4-1 | | Hardware Initialization and Verification Software | Instruction execution times, CP I-4-19 | | II-3-1 | PP I-4-31 | | Hardware error bit I-2-5 | Instruction execution times II-1-1 | | Hardware error exit modes II-5-1 | Instruction formats, I-4-1 | | Hardware errors I-5-6,7; I-5-7 | Instruction lookahead I-1-2; I-2-1; II-4-2 | | Hardware overview II-1-1 | Instruction stack purge flag II-5-2 | | I/O Channels I-2-8, 11 | Instruction word designators, CP I-4-2 | | Activate I-5-15 | PP I-4-22 | | Active/inactive I-5-15 | Instruction word format II-4-1,2,3 | | Communications I-5-14 External interface I-1-4: I-2-11 | PP I-4-22 | | Initial state I-3-3; II-3-2 | CP I-4-1 | | | | | Instruction, Activate channel I-4-30 | Return jump I-4-2,23 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Add 1-4-24,25,26,27 | Right shift I-4-7.8 | | Branch I-4-4 | Round floating sum I-4-11 | | CM read I-5-13 | Round floating difference I-4-12 | | CM write I-5-13 | Round floating product I-4-13 | | CMU I-4-15; II-4-1 | Round floating divide I-4-14 | | Central exchange jump I-4-3 | Round normalize I-4-9 | | Central read I-4-28 | Selective clear I-4-24 | | Central write I-4-28 | Set Ai I-4-16, 17 | | Clear channel flag I-4-29; II-1-2; II-4-3 | Set Bi I-4-17 | | Compare collated I-4-15; I-5-6 | Set Xi I-4-18 | | Compare uncollated I-4-16; I-5-6 | Set/clear channel error flag II-4-3 | | Compare/move I-4-15; II-4-1 | Set/clear channel flag II-4-3 | | Complement I-4-6.7 | Shift I-4-23<br>Store I-4-25,26,27 | | Deactivate channel I-4-30 Direct read/write of CM I-5-7; II-1-1; II-4-1 | Store I-4-25,26,27<br>Store R register I-4-25; I-5-13; II-4-2 | | Direct read/write of UEM I-5-7; II-1-1; II-4-1 | Subtract I-4-24,25,26,27,28 | | Error exit to MA I-4-2 | Test and set channel flag I-4-28; II-1-2; | | Exchange jump I=4-25 | II-4-3 | | Floating divide I-4-14 | Transmit complement I-4-6 | | Floating double-precision sum I-4-10 | Transmit word register to register I-4-6 | | Floating double-precision difference I-4-11 | UEM II-4-1 | | Floating double-precision product I-4-13 | Unconditional jump I-4-2,3,4,23 | | Floating product I-4-12 | Unpack I-4-10 | | Floating-point sum I-4-10 | Write one word to UEM I-4-3; II-4-1 | | Floating-point difference I-4-11 | Write word into CM $I=4-18$ ; $I=5-7$ ; $II=4-1$ | | Form mask I-4-14 | Zero jump I-4-23 | | Function on channel I-4-30 | PP I-4-22; II-4-2 | | Illegal I-4-3,4 | Integer arithmetic I-5-6 | | Input from channel I-4-29 | Integer difference instruction I-4-12 | | Integer difference I-4-12 | Integer sum instruction I-4-12 | | Integer sum I-4-12 | Inter-PP communications I-5-14 | | Interrupt to executive mode I-4-2 | Internal interface, IOU I-1-4; I-2-11 | | Jump I-4-2,3,4 | Interrupt to executive mode instruction I=4-2 | | Jump if channel active I-4-28 | Jump if channel empty instruction I-4-29 | | Jump if channel empty I-4-29 Jump if channel error flag clear/set I-4-29 | Jump if channel error flag clear instruction I-4-29 | | Jump if channel full I-4-29 | Jump if channel error flag set instruction I-4-29 | | Jump II Channel luit 1-7-23 | bump if channel error ring set instruction 1-4-29 | | | TT_H_2 | | Jump if channel inactive I-4-28 | II-4-3 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 | Jump if channel error flag clear instruction | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 | Jump if channel error flag clear instruction II-4-4 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 | Jump if channel error flag clear instruction II-4-4<br>Jump if channel full instruction I-4-29 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25,26 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-24.25 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 Long jump I-4-23 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7,8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24 Load instruction I-4-24 Load instruction I-4-25,26 Lockout time, maximum request I-2-6 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7,8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24 Load instruction I-4-24 Load instruction I-4-25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-1 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-1 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3.25.26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical product instruction I-4-6,7,24 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical sum instruction I-4-6,7,24 Logical sum instruction I-4-6,7,24 Logical sum instruction I-4-6,7,24 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 Pass I-4-14,23,25 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical sum instruction I-4-6,7,24 Logical sum instruction I-4-6,7 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical product instruction I-4-6,7,24 Logical sum instruction I-4-6,7 Long jump instruction I-4-23 Long-add instructions I-4-3 Long-add instructions I-2-3 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-1 Left shift I-4-7.8 Load I-4-24.25.26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23.25.26.27 Logical product I-4-6; I-4-24.25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I I-4-3.25.26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 Pass I-4-14.23.25 Pass II-4-3 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-1 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical sum instruction I-4-6,7 Logical sum instruction I-4-6,7 Long jump instruction I-4-23 Long-add instructions I-2-3 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-1 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 Pass I-4-14,23,25 Pass II-4-3 Plus jump I-4-23 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-7 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical sum instruction I-4-6,7 Long jump instruction I-4-6,7 Long jump instruction I-4-3 Long/short deadstart II-2-1 Long/short deadstart sequence I-3-1,3 Lookahead, instruction I-1-2; I-2-1; II-4-2 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-4 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 Pass I-4-14,23,25 Pass II-4-3 Plus jump I-4-23 Population count I-4-16 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-7 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical sum instruction I-4-6,7 Long jump instruction I-4-23 Long-add instructions I-2-3 Long/short deadstart II-2-1 Long/short deadstart sequence I-3-1,3 | | Jump if channel inactive I-4-28 Jump if channel error flag set II-4-3 Jump if channel error flag clear II-4-1 Left shift I-4-7.8 Load I-4-24,25,26 Load R register I-4-24 Load complement I-4-24 Load/store R register I-5-13; II-4-2 Logical difference I-4-6; I-4-23,25,26,27 Logical product I-4-6; I-4-24,25 Logical sum I-4-6 Long jump I-4-23 Minus jump I-4-23 Monitor exchange jump I-4-3,25,26 Monitor exchange jump to MA I-4-25 Move direct I-4-15; I-5-6 Move indirect I-4-15; I-5-6 Nonzero jump I-4-23 Normalize I-4-9 Output on channel I-4-30 Pack I-4-10 Pass I-4-14,23,25 Pass II-4-3 Plus jump I-4-23 Population count I-4-16 Read word from UEM I-4-3; II-4-1 | Jump if channel error flag clear instruction II-4-4 Jump if channel full instruction I-4-29 Jump if channel inactive I-4-28 Jump instructions I-4-2,3,4 K register, PP I-2-9 Keyboard character codes I-5-20 LCME II-4-1 LONG/SHORT DEAD START control switch I-3-3 Least significant bit I-4-7 Left circular shift I-4-7 Left shift instruction I-4-7,8 Load R register I-4-24; I-5-13; II-4-2 Load complement instruction I-4-24 Load instruction I-4-24,25,26 Lockout time, maximum request I-2-6 Logical barrel O selection I-3-1,3 Logical difference instruction I-4-6,7,24 Logical sum instruction I-4-6,7 Long jump instruction I-4-6,7 Long jump instruction I-4-3 Long/short deadstart II-2-1 Long/short deadstart sequence I-3-1,3 Lookahead, instruction I-1-2; I-2-1; II-4-2 | Index-4 | Maintenace Channel interface, Initialization | Out of range I-4-5 | |--------------------------------------------------------------------------------|--------------------------------------------------------------------------| | I-5-25 | Output data parity error I-5-15 | | Maintenace Channel interface, Read/Write I-5-26 | Output on channel instruction I-4-30 | | Maintenace Channel interface, Internal addresses I-5-28,29 | Output sequence I-5-17 | | Maintenace Channel interface, Description II-1-2 | Over run I-5-23 Overflow, Fixed-point I-5-4 | | Maintenace Channel interface, Initial state | Overflow, Fixed-point I-5-4 Overflow, Floating-point I-5-3 | | II-3-1,2 | P register, CP I-1-3; I-2-4; II-1-1 | | Maintenance Panel, IOU I-3-3 | PP I-2-9 | | Maintenance access control I-2-1,11; I-5-25 | PORT OPTIONS switch I-3-3 | | Maintenance channel I-2-11; I-5-25; II-3-1 | PP I-1-4; II-1-1 | | Maintenance channel interface I-1-4; I-2-6,9,11; | PP Program timing considerations I-5-14 | | I-5-25; II-1-2 Maintenance channel interface Function words | PP SELECT controls I-3-1,4,5 Access to CM I-2-11 | | I-5-26 | Access to CM I-2-11<br>Addressing I-5-13; II-4-4 | | Maintenance channel interface Control words I-5-26 | Barrels I-1-4; I-2-8; II-1-1 | | Maintenance channel interface Programming I-5-26 | CM read/write instructions I-5-13 | | Map corrected error log register I-5-29,36; II-3-2 | Communications I-5-14; II-4-4 | | Marker flag, channel I-5-15 | Data format I-4-22 | | Mask designator I-4-2 | Description I-2-8 | | Masking word I-4-14 Master clear I-3-3,4; I-5-2 | Execution times I-4-31 Initialization I-3-3.4: II-3-2 | | Master clear Maintenance channel I-5-28 | Initialization I-3-3,4; II-3-2<br>Instruction word format I-4-22; II-4-2 | | Master clear Two-port multiplexer I-5-22 | Instructions I-4-22: II-4-2 | | Memory, Addressing II-4-4 | Load R register II-4-2; | | Addressing reconfigured CM II-4-4 | Memory (PPM) I-2-9 | | CM configuration switches II-2-2 | Memory reconfiguration I-2-9; II-2-1 | | CM reconfiguration I-2-8; II-2-2 | Numbering I-2-9; II-2-1 | | Extended II-1-2<br>Map I-5-7,12; II-3-1; II-4-4 | Pass instruction II-4-3 Programming I-5-13 | | PP I-2-9 | Reconfiguration I-3-4; II-2-1 | | PP reconfiguration I-2-9; II-2-1 | Register display II-2-1 | | Microcode I-5-2; II-1-1,2; II-3-1 | Registers I-2-9; I-3-4 | | Microcode In error handling II-5-1 | Relocation register format I-4-22 | | Microcomputer II-2-1 Microprogrammable II-1-1 | Selection controls I-3-1,4,5 | | Minus jump instruction I-4-23 | Set channel flag II-4-3<br>Store R register II-4-2 | | Mode selection bits I-5-6; II-5-1 | To PP communications I-5-14 | | Modes of operation I-4-2; II-4-1 | Word II-1-1 | | Monitor condition register I-5-29 | PPM by PPs I-5-13 | | Monitor exchange jump instruction I-4-3,26; II-2-1 | Pack instruction I-4-10 | | Most significant bit I-4-1 | Pack/unpack instructions I-2-2; I-4-10 | | Move direct instruction I-4-15; I-5-6 Move indirect instruction I-4-15; I-5-6 | Packing numbers I-5-2 Page map II-1-1 | | Negative I-4-4 | Parcels I-2-1; I-4-1 | | No address instructions I-5-13 | Parity errors I-5-7,15,23; II-4-4 | | Nonstandard operands I-5-4 | Parity, channel I-5-14 | | Nonzero jump instruction I-4-23 | Partial overflow I-5-3 | | Normal jump instruction sequence I-2-3 | Partial underflow I-5-3 | | Normal jump sequence I-2-3 Normalize instruction I-4-9 | Pass instruction I-4-14,25; II-4-3 Phased-bank operation I-2-6 | | Normalize operations I-2-2; I-4-9; I-5-4 | Physical I-1-1 | | Normalized numbers, Fixed-point I-5-6 | Physical characteristics I-1-1 | | Normalized numbers, Floating-point I-5-4 | Physical switches II-2-1 | | Not equal to zero I-4-4 | Plus jump instruction I-4-23 | | Offset designator for compare/move I-4-2.15 | Population-count instructions I-2-2; I-4-16 | | One's complement addition/subtraction I-2-2 Opcode designator I-4-2 | Port priority I-2-6 | | Operand designator I-4-2 | Ports, CM I-2-6<br>Positive I-4-4 | | Operating differences II-2-1 | Power-off II-2-1 | | Operating instructions/procedures I-3-1,3 | Power-off procedures I-3-3 | | Operating modes I-4-2; II-4-1 | Power-on II-2-1 | | Operating registers I-1-3; I-2-4; II-1-1 | Power-on procedures I-3-3 | | Operation code I-4-2 | Processor fault status register I-5-29,35; II-3-2 | | Options installed register, Read I-5-26 IOU I-5-28,30; II-3-3 | Program Address, In RAC II-5-1<br>Reading II-4-3 | | OM I-5-28; II-3-2 | Register, CP I-1-3 | | CP II-3-2 | Register, PP I-2-9 | | | | 60469350 A | Program timing considerations, PP I-5-14 | P, PP I-2-9 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Program word format I-4-1 | PP I-2-9; II-2-1 | | Programming differences II-4-1 | Q I-2-9 | | | R I-2-9,11; I-5-13; II-1-1,2; II-4-2,4 | | | | | Purge control II-5-2 | RAC I-1-3; I-2-4; II-1-1; II-4-4; II-5-2 | | Purge instruction lookahead buffers II-4-2; II-5-2 | RAE I-1-3; I-2-4; II-1-1; II-4-4 | | Q register, PP I-2-9 | Support I-1-3; I-2-4 | | Quadrant select field I-2-6 | X I-1-3; I-2-4; I-4-18; II-1-1 | | R register I-2-8,11; II-1-1,2 | Relative address I-5-7 | | R register, Clear instruction II-4-2 | Relative address formation I-5-7 | | Formation II-4-4 | Relocation register I-5-13; II-1-1,2 | | In address formation II-4-4 | Replace add instruction I-4-25,26,27 | | Initial state II-3-2 | Replace add one instruction I-4-25,26,27 | | Load instruction I-5-13 | Request lockout time, maximum I-2-6 | | Store instruction I-5-13; II-4-3 | Request to send I-5-22,23,24 | | RAC I-5-7; II-5-2 | Reservation, channel I-5-14 | | RAC register I-1-3; I-2-4; II-1-1; II-4-4; II-5-1 | Retry corrected error log register I-5-29,35 | | RAE register I-1-3; I-2-5; II-1-1; II-4-4 | Return jump instruction I-4-2,23 | | DESCRIPTION DARRES control T-2-1 E | | | RECONFIGURATION, BARREL controls I-3-1,4,5 | Return jump instruction sequence I-2-4 | | PPM control I-3-1,4,5 | Return jump sequence I-2-4 | | REGISTER SELECT switch I-3-2 | Right circular shift I-4-7 | | ROM I-3-3; II-2-1 | Right shift instruction I-4-7,8 | | Range error bit I-5-7 | Round floating difference instruction I-4-12 | | Ranks I-2-8 | Round floating divide instruction I-4-14 | | Read maintenance registers I-5-26 | Round floating product instruction I-4-13 | | Read status summary I-5-22,25,26 | Round floating sum instruction I-4-12 | | Read terminal data I-5-22 | Round normalize instruction I-4-9 | | Read word from CM instruction I-4-18; I-5-7; | Round operation I-4-9; I-5-4 | | II-4-1 | Rounding, floating-point I-5-4 | | Read word from UEM instruction I-4-3; II-4-1 | Row select field I-2-6 | | Read-only memory I-3-3; II-2-1 | SECDED I-2-6,7 | | Real-time clock interface I-1-4; I-2-11 | SECDED code bits I-2-7 | | Real-time clock interface Programming I-5-22 | SECDED errors I-5-7 | | Reconfiguration I-3-1,4,5 | SWEEP/LOAD/DUMP switch II-2-1 | | Reconfiguration controls PP I-3-4,5 | SYSTEM CLOCK switch I-3-3 | | Reconfiguration switches I-2-8 | Section I-1-3 | | | | | Reconfiguration switches CM I-3-2; II-2-2 | Segment map II-1-1 | | Reconfiguration, CM I-2-8; I-3-2; II-2-2<br>Reconfiguration, PP I-2-9; I-3-4; II-2-1 | Selective clear instruction I-4-24 | | and the second s | Selector, Baud Rate I-5-24 | | Reconfigured CM II-4-4 | Self-modifying code II-4-2 | | Reconfigured memory, addressing II-4-4 | Set Ai instruction I-4-16,17 | | Recovery deadstart II-3-1 | Set channel flag II-4-3 | | Register designator I-4-2 | Set instruction I-4-17 | | Register empty flag I-5-15 | | | Register full flag I-5-15 | Set instructions, A Registers, CP I-4-16 | | WERTSON LATT TIER T-2-12 | Set instructions, a registers, cr 1-4-10 Shift designator I-4-2 | | Register greater than or equal I-4-5 | | | | Shift designator I-4-2 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 | Shift designator I-4-2<br>Shift instruction I-4-23 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 | Shift designator I-4-2 Shift instruction I-4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 O0 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I=3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I=2-6 Single-precision I=5-4 Software II-1-2 Software errors, I=5-6,7; II-5-1 O0 instruction II-5-1 Address out of range error I=5-6,7; II-5-1 Illegal instruction I=5-6,7; II-5-1 Indefinite value I=5-7; II-5-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1; II-4-4 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 O0 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Infinite value I-5-7; II-5-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-5; II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1; II-4-4 Flag I-1-3; I-2-5; II-1-1 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Stack I-2-1 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1 Flag I-1-3; I-2-5; II-1-1 General description I-1-3 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Stack I-2-1 Stack purging bit I-2-5 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1; III-4-3 Flag I-1-3; I-2-5; II-1-1 General description I-1-3 Initial state II-3-2 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Infinite value I-5-7; II-5-1 Stack I-2-1 Stack purging bit I-2-5 Start CP I-5-26 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1; III-4-3 Flag I-1-3; I-2-5; II-1-1 General description I-1-3 Initial state II-3-2 K I-2-9 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 O0 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Stack I-2-1 Stack purging bit I-2-5 Start CP I-5-26 Status register I-5-28,29,31 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1 General description I-1-3 Initial state II-3-2 K I-2-9 MA I-1-3; I-2-5; | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Infinite value I-5-7; II-5-1 Stack I-2-1 Stack purging bit I-2-5 Start CP I-5-26 Status register I-5-28,29,31 Status summary register, Read I-5-22,25,26 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1 General description I-1-3 Initial state II-3-2 K I-2-9 MA I-1-3; I-2-5; Maintenance II-3-1,2 | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Infinite value I-5-7; II-5-1 Stack I-2-1 Stack purging bit I-2-5 Start CP I-5-26 Status register I-5-28,29,31 Status summary register, Read I-5-22,25,26 IOU I-5-28,29; II-3-3 | | Register greater than or equal I-4-5 Register less than I-4-6 Registers equal I-4-5 Registers not equal I-4-5 Registers I-2-4 A, CP I-1-3; I-2-4; I-4-16; II-1-1 A, PP I-2-9 B I-1-3; I-2-4; I-4-17; II-1-1 CP I-1-3; I-2-4 Compare/move support I-2-3 Differences II-1-1 EM I-1-3; I-2-5; II-1-1 FLC I-1-3; I-2-5; II-1-1; II-4-3,4; II-5-2 FLE I-1-3; I-2-5; II-1-1 General description I-1-3 Initial state II-3-2 K I-2-9 MA I-1-3; I-2-5; | Shift designator I=4-2 Shift instruction I=4-23 Shift instruction sequence I-2-2 Shift sequence I-2-2 Short deadstart sequence I-3-1,3; II-2-1 Single word transfers II-4-1 Single-bit errors I-2-6 Single-precision I-5-4 Software II-1-2 Software errors, I-5-6,7; II-5-1 00 instruction II-5-1 Address out of range error I-5-6,7; II-5-1 Illegal instruction I-5-6,7; II-5-1 Indefinite value I-5-7; II-5-1 Infinite value I-5-7; II-5-1 Stack I-2-1 Stack purging bit I-2-5 Start CP I-5-26 Status register I-5-28,29,31 Status summary register, Read I-5-22,25,26 | Index-6 60469350 A ``` Status/control registers II-1-2 Store R register I-4-25; I-5-13; II-4-2 Subtract instruction I-4-24,25,26 Support registers I-1-3; I-2-4 switches, Memory configuration I-2-8; I-3-2; II-2-2 Syndrome codes I-2-7 System description I-1-1 System initialization II-3-1 TPM interface Input data I-5-24 TPM interface Operation I-5-22 TPM interface Ouput data I-5-24 TPM interface Programming I-5-22 Telephone Dial-Out Equipment I-2-11 Terminal deselect function I-5-22 Terminal operation mode I-5-22 Terminal select function I-5-22 Test and set channel flag instruction I-4-28: II-1-2; II-4-3 Test mode control register I-5-26 Time-of-Day/Data Clock I-2-11 Timing considerations, Channel I-5-15 Display station I-5-21 PP I-5-14 Transfer blocks I-5-7 Transfer single words I-5-7; II-4-1 Transfer timing I-5-15 Transfer word register to register Transfers, I/O I-5-17 Transmit complement instruction I-4-6 I-1-4; I-2-11; Two-port multiplexer interface II-1-2 UART I-5-23 UEM block copy sequence I-2-3 Block copy instruction sequence I-2-3 Block copy instructions I-2-3; I-5-7; II-4-1 Description I-1-2; I-2-6,8; II-1-2 Direct read/write instructions I-5-7 Enable flag I-2-5; II-4-1; II-5-1,2 I-2-3; II-4-1 Instructions II-4-4 Map Read one word from I-5-7 Write one word to I-5-7 Unconditional jump instruction I-4-2.4.23 Uncorrected error log registers, Write to Uncorrected error log registers 1 and 2, CM I-5-28, 33, 34 Uncorrected error log registers 1 and 2 II-3-3 Uncorrected hardware errors II-3-3; II-5-1 Uncorrected processor-related errors Underflow, floating-point I-5-3 Universal Asynchronous Receiver and Transmitter I-5-23 Unpack instruction I-4-10; I-2-2 II-4-1 Word Boundaries CM II-1-1 Instruction I-4-1 PP II-1-1 Write maintenance registers I-5-26 Write output buffer I-5-22 Write word to CM instruction I-4-18; I-5-7; II-4-1 Write word to UEM instruction I-4-3; II-4-1 X registers I-1-3; I-2-4; I-4-2; II-1-1 X registers, Set instruction I-4-18 Zero jump instruction I-4-23 ``` # CUT ALONG LIN #### COMMENT SHEET MANUAL TITLE: CYBER 170 Model 815 and 825 Computer System STREET ADDRESS: Hardware Reference Manual PUBLICATION NO.: 60469350 REVISION: C NAME:\_\_\_\_\_\_ COMPANY:\_\_\_\_\_ CITY: \_\_\_\_\_ ZIP CODE: \_\_\_\_ This form is not intended to be used as an order blank. Control Data Corporation welcomes your evaluation of this manual. Please indicate any errors, suggested additions or deletions, or general comments below (please include page number references). FOLD FOLD # **CONTROL DATA CORPORATION** Toronto Publications 1855 Minnesota Court MISSISSAUGA, Ont., Canada L5N 1K7 FOLD FOLD